TCAN1465-Q1, TCAN1469-Q1 JAJSNX3 - FEBRUARY 2024 # TCAN146x-Q1 部分的なネットワーク有効化機能搭載、Enhanced CAN FD SIC ト ランシーバ ## 1 特長 - AEC-Q100: 車載アプリケーション認定済み - ISO 11898-2:2024 付則 A および CiA 601-4 規格の 信号改善対応 CAN FD トランシーバの要件に適合 - エラー フリーの Classic CAN または CAN FD データ の送受信で選択的ウェイクとパーシャル ネットワークを サポート - 最高 8Mbps の CAN FD 通信レート - 機能安全品質管理: #### TCAN1469-Q1 - 機能安全対応:TCAN1465-Q1 - TCAN146x-Q1 は 1.8V~5V (公称値) のプロセッサ IO 電圧をサポート - 広い動作範囲: - **±58V** のバスフォルト保護 - ±12V 同相 - TCAN1469-Q1 は以下をサポート: - ウォッチドッグ:タイムアウト、ウィンドウ、Q&A - バスフォルト診断および報告 - プログラム可能な INH/LIMP ピン - 14 ピン SOIC、VSON、SOT23 パッケージ - 自動光学検査 (AOI) 性能を向上させた VSON パ ッケージ ## 2 アプリケーション - ボディエレクトロニクス/照明 - 車載用インフォテインメントおよびクラスタ - ハイブリッド、電動、パワートレインシステム - 産業用輸送 ## 3 概要 TCAN146x-Q1 は、ISO 11898-2:2024 付則 A 高速 CAN 仕様と CiA 601-4 信号改善 (SIC) 仕様の物理層要 件を満たす拡張高速 CAN FD トランシーバ ファミリです。 最大 8Mbps のデータレートをサポートします。これらのデ 簡略回路図 バイスは、シリアル ペリフェラル インターフェイス (SPI) を 使って設定することで、すべての機能を利用できます。 VIO ピンに適切な電圧を印加することで 1.8V~5V (公称値) のプロセッサ IO 電圧に対応できるため、低消費電力プロ セッサを使用できます。 これらのトランシーバは選択的ウェイクをサポートしていま す (WUF 識別に基づいてウェイクアップできます)。この機 能により、システムにパーシャルネットワークを実装し、ア クティブ状態のノード数が少ない状態で動作させることが できます (残りのノードは低消費電力スリープ モードに留 まります)。選択的ウェイク付きトランシーバ機能は ISO 11898-2:2024 規格の仕様を満たしています。 TCAN1469-Q1 は、ウォッチドッグと先進バス診断をサポ ートするフル機能のデバイスです。デバッグを簡単にする ため、先進バスフォルト診断および通信機能を使用して 特定のバスフォルトを判定できます。 TCAN146x-Q1 は、拡張高速 CAN FD SIC トランシーバ ファミリです。これらのデバイスは、本ファミリのトランシーバ および TCAN114x-Q1 ファミリの CAN FD パーシャル ネ ットワーク対応トランシーバとレジスタ互換です。システム 設計者は TCAN146x-Q1 ファミリのデバイスを使用するこ とで、ハードウェアを変更せず、ソフトウェアの変更を最小 限に抑えて柔軟に機能を実装できます。TCAN1469-Q1 の禁止 (INH) ピンは、ノード電力を有効にするために使え ます。または、ウォッチドッグエラーが発生した際のリンプ ホームピンとして構成できます。 ### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |----------------------------|----------------------|--------------------------| | TCAN1465-Q1<br>TCAN1469-Q1 | SOIC (D) (14) | 8.65mm × 3.90mm | | | VSON (DMT) (14) | 4.50mm × 3.00mm | | | SOT23 (DYY) (14) | 4.20mm × 2.00mm | - (1) 詳細については、セクション 13 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 簡略回路図 ## **Table of Contents** | 1 特長1 | 8.3 Feature Description | <mark>24</mark> | |---------------------------------------|-----------------------------------------|------------------| | <b>2</b> アプリケーション1 | 8.4 Device Functional Modes | <mark>2</mark> 9 | | 3 概要 | 8.5 Programming | 73 | | 4 Device Comparison Table | 9 Application Information Disclaimer | | | 5 Pin Configuration and Functions3 | 9.1 Application Information | <mark>7</mark> 6 | | 6 Specifications4 | 9.2 Typical Application | | | 6.1 Absolute Maximum Ratings4 | 9.3 Power Supply Recommendations | 82 | | 6.2 ESD Ratings | 9.4 Layout | 82 | | 6.3 ESD Ratings | 10 Registers | | | 6.4 Recommended Operating Conditions5 | 10.1 Register Maps | 84 | | 6.5 Thermal Information5 | 11 Device and Documentation Support | 113 | | 6.6 Supply Characteristics5 | 11.1 Documentation Support | 113 | | 6.7 Electrical Characteristics6 | 11.2ドキュメントの更新通知を受け取る方法 | 113 | | 6.8 Timing Requirements8 | 11.3 サポート・リソース | 113 | | 6.9 Switching Characteristics9 | 11.4 Trademarks | | | 6.10 Typical Characteristics11 | 11.5 静電気放電に関する注意事項 | 114 | | 7 Parameter Measurement Information13 | 11.6 用語集 | | | 8 Detailed Description20 | 12 Revision History | | | 8.1 Overview | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram21 | Information | 114 | | | | | ## **4 Device Comparison Table** | Device Number | CAN FD SIC<br>Transceiver | Selective<br>Wake | Watchdog | Bus Fault<br>Diagnostics | Limp Home<br>Capable | SOIC | VSON | SOT | |----------------|---------------------------|-------------------|----------|--------------------------|----------------------|------|------|-----| | TCAN1465D-Q1 | Х | Х | | | | Х | | | | TCAN1465DMT-Q1 | X | Х | | | | | Х | | | TCAN1465DYY-Q1 | X | Х | | | | | | Х | | TCAN1469D-Q1 | X | Х | Х | Х | X | Х | | | | TCAN1469DMT-Q1 | X | Х | Х | Х | X | | Х | | | TCAN1469DYY-Q1 | Х | Х | Х | Х | Х | | | Х | ## 5 Pin Configuration and Functions 図 5-1. D Package, 14 Pin (SOIC), Top View 図 5-2. DMT Package, 14 Pin (VSON), Top View 図 5-3. DYY Package, 14 Pin (SOT-23), Top View ## 表 5-1. Pin Functions | | PIN | TYPE <sup>(2)</sup> | DECORPORA | |-----|-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------| | NO. | NO. NAME | | DESCRIPTION | | 1 | TXD | DI | CAN transmit data input (low for dominant and high for recessive bus states) | | 2 | GND | GND | Ground connection <sup>(1)</sup> | | 3 | V <sub>CC</sub> | Р | 5V CAN bus supply voltage | | 4 | RXD | DO | CAN receive data output (low for dominant and high for recessive bus states) | | 5 | VIO | Р | Digital I/O voltage supply | | 6 | nINT/SDO | DO | Serial data output when nCS is low and nINT when nCS is high | | 7 | INH/LIMP | HVO | Defaults to Inhibit pin to control system voltage regulators and supplies. TCAN1469-Q1 can configure this pin for a LIMP home function | | 8 | SCK | DI | SPI clock input | | 9 | WAKE | HVI | Local wake input terminal | | 10 | VSUP | HVP | High-voltage supply from the battery | | 11 | SDI | DI | Serial data input | | 12 | CANL | BI/O | Low level CAN bus I/O line | | 13 | CANH | BI/O | High level CAN bus I/O line | | 14 | nCS | DI | Chip select (active low) | - (1) GND Pin must be soldered to GND and recommended that the pad for DMT package is soldered to ground plane for thermal relief - (2) DI = digital input, DO = digital output, HVI = high voltage input, HVO = high voltage output, HVP = high voltage power, P = power, BI/O = bus input/output ## **6 Specifications** ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |--------------------------|-------------------------------------------------------------------------------------------|------|-------------------------|------| | V <sub>SUP</sub> | Supply voltage | -0.3 | 42 | V | | V <sub>CC</sub> | Supply voltage | -0.3 | 6 | V | | V <sub>IO</sub> | Supply voltage I/O level shifter | -0.3 | 6 | V | | V <sub>BUS</sub> | CAN bus I/O voltage (CANH, CANL) | -58 | 58 | V | | V <sub>DIFF</sub> | CAN bus differential voltage (V <sub>DIFF</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> ) | -58 | 58 | V | | V <sub>WAKE</sub> | WAKE input voltage | -18 | 42 | V | | V <sub>INH</sub> | INH pin voltage | -0.3 | 42 and VO ≤<br>VSUP+0.3 | V | | V <sub>LOGIC</sub> | Logic pin voltage (RXD, TXD, SPI) | -0.3 | 6 | V | | I <sub>O(LOGIC)</sub> | Logic pin output current (RXD, SDO) | | 4 | mA | | I <sub>O(INH/LIMP)</sub> | Inhibit/ILIMP pin output current | | 6 | mA | | I <sub>O(WAKE)</sub> | WAKE pin output current | | 3 | mA | | TJ | Junction temperature | -40 | 165 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM) Classification Level H2, $V_{SUP}$ , CANL/H, and WAKE, per AEC Q100-002 <sup>(1)</sup> | | ±8000 | | | | | Electrostatic discharge | Human body model (HBM) Classification Level 3A, all other pins, per AEC Q100-002 <sup>(1)</sup> | | | V | | | | Charged device model (CDM) | Corner pins (1, 7, 8, and 14) | ±750 | | | | | Classification Level C5, per AEC Q100-011 | Other pins | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 6.3 ESD Ratings | | | | VALUE | UNIT | |---------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|----------| | V | Electrostatic discharge per IEC 62228-3 <sup>(1)</sup> | Contact discharge | ±8000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge per IEC 02220-3 | Indirect ESD discharge | ±15000 | V | | V <sub>(ESD)</sub> Electrostatic discharge per SAE J2962-2 <sup>(2)</sup> | | Contact discharge | ±8000 | \/ | | | | Air-gap discharge | ±15000 | <b>v</b> | | | Pulse 1 | | -100 | | | | and IEC 62215-3 Transients per IEC 62228-3, CANH/L, | Pulse 2 | 75 | V | | V <sub>SUP</sub> and W | AKE <sup>(3)</sup> | Pulse 3a | -150 | <b>v</b> | | | | Pulse 3b | 100 | | | ISO 7637-3<br>J2962-2 <sup>(4)</sup> | Slow Transient Pulse CAN bus terminals to GND per SAE | Direct coupling capacitor "slow transient pulse" with 100 nF coupling capacitor - powered | ±30 | V | - (1) Testing performed at 3<sup>rd</sup> party. Different system-level configurations may lead to results. Test report available upon request. - (2) SAE J2962-2 Testing performed at 3<sup>rd</sup> party approved EMC test facility, test report available upon request. - (3) ISO 7637-2 is a system-level transient test. Results given are provide by a 3<sup>rd</sup> party test house. Different system-level configurations may lead to different results. Test report available upon request. - (4) ISO 7637-3 is a system-level transient test. Results given are provide by a 3<sup>rd</sup> party test house. Different system-level configurations may lead to different results. Test report available upon request. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 7 ## **6.4 Recommended Operating Conditions** | | | MIN | NOM MAX | UNIT | |--------------------------|-----------------------------------|------|---------|------| | V <sub>SUP</sub> | Supply voltage | 4.5 | 28 | V | | V <sub>IO</sub> | I/O supply voltage | 1.71 | 5.5 | V | | V <sub>CC</sub> | CAN transceiver supply voltage | 4.75 | 5.25 | V | | I <sub>OH(DO)</sub> | Digital output high level current | -2 | | mA | | I <sub>OL(DO)</sub> | Digital output low level current | | 2 | . mA | | I <sub>O(INH/LIMP)</sub> | Inhibit/LIMP pin current | | 1 | mA | | T <sub>J</sub> | Junction temperature | -40 | 150 | °C | | TSDR | Thermal shut down | 175 | | °C | | TSDF | Thermal shut down release | 160 | | °C | | TSDW | Thermal shut down warning | 150 | | °C | | TSDHYS | Thermal shut down hysteresis | | 10 | °C | ## **6.5 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DMT (VSON) | DYY(SOT-23) | UNIT | |-----------------------|----------------------------------------------|----------|------------|-------------|------| | | | 14-PINS | 14-PINS | 14-PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | | 37.5 | 91.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | | 37.8 | 33.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | | 13.9 | 30.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | | 0.7 | 0.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 13.9 | 30.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | 4.7 | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.6 Supply Characteristics parameters valid across –40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------|-----------------------------------------------------------------------------|------|-----|------|------| | SUPPLY FRO | OM BATTERY | | | | | | | | | Sleep mode: selective wake off, 4.5V ≤ V <sub>SUP</sub> ≤ 28V | | 20 | 35 | μA | | | | Standby mode: selective wake off, 4.5V ≤ V <sub>SUP</sub> ≤ 28V | | 60 | 95 | μA | | I <sub>SUP</sub> | Battery supply current | Additional current when CAN bus is listening and bias is connected to 2.5V. | | 15 | 40 | μA | | | | Additional current from WAKE pin | | 1 | 2 | μA | | | | Normal mode | | 1 | 1.5 | mA | | | | Additional current when selective wake is enabled and bus active | | 400 | 550 | μA | | V <sub>SUP(PU)R</sub> | Supply on detection | V <sub>SUP</sub> rising | 2.0 | | 3.9 | V | | V <sub>SUP(PU)F</sub> | Supply off detection | V <sub>SUP</sub> falling | 1.85 | | 3.5 | V | | UV <sub>SUPR</sub> | Supply under voltage recovery | V <sub>SUP</sub> rising | 3.75 | | 4.4 | V | | UV <sub>SUPF</sub> | Supply under voltage detection | V <sub>SUP</sub> falling | 3.4 | | 4.25 | V | | SUPPLY FRO | OM V <sub>CC</sub> | 1 | | | | | parameters valid across $-40^{\circ}\text{C} \le T_{\text{J}} \le 150^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|------|------| | | | Normal mode: Recessive, V <sub>TXD</sub> = V <sub>IO</sub> | | 3 | 5 | mA | | | | Normal mode: Dominant, $V_{TXD} = 0 \text{ V}$ , $R_L = 60\Omega$ and $C_L = \text{open}$ , typical bus load | | | 60 | mA | | | Supply ourrent | Normal mode: Dominant, $V_{TXD} = 0 V$ , $R_L = 50\Omega$ and $C_L = open$ , high bus load | | | 70 | mA | | Icc | Supply current | Normal mode: Dominant with bus fault, $V_{TXD} = 0V$ , CANH = - 25V, $R_L$ and $C_L = open$ | | | 110 | mA | | | | Standby mode: selective wake off, $V_{TXD}$ = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open | | 3.5 | 8 | μΑ | | | | Sleep mode | | 2.5 | 5 | μA | | UV <sub>CCR</sub> | Supply under voltage recovery | V <sub>CC</sub> rising | | 4.2 | 4.5 | V | | UV <sub>CCF</sub> | Supply under voltage detection | V <sub>CC</sub> falling | 3.5 | 4 | | V | | SUPPLY FR | ROM V <sub>IO</sub> | | | | | | | I <sub>IO</sub> | I/O supply current from V <sub>IO</sub> | Sleep mode: V <sub>TXD</sub> = V <sub>IO</sub> where 1.71V < VIO < 5.5V | | | 10 | μA | | | | Standby mode: V <sub>TXD</sub> = V <sub>IO</sub> | | | 10 | μA | | I <sub>IO</sub> | I/O supply current from V <sub>IO</sub> | Normal mode: recessive | | | 10 | μA | | | | Normal mode: dominant | | | 40 | μA | | UV <sub>IOR</sub> | Supply under voltage recovery | V <sub>IO</sub> rising | | 1.4 | 1.65 | V | | UV <sub>IOF</sub> | Supply under voltage detection | V <sub>IO</sub> falling | 1 | 1.25 | | V | ## 6.7 Electrical Characteristics parameters valid across -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | CAN DRIVE | R ELECTRICAL CHARACTERISTICS | | | | | | | V | Bus output voltage (dominant) CANH | See Figure 9-4 $V_{TXD}$ = 0V, $R_L$ =45 $\Omega$ to 65 $\Omega$ , | 3 | | 4.26 | V | | $V_{O(D)}$ | Bus output voltage (dominant) CANL | C <sub>L</sub> = open, R <sub>CM</sub> = open | 0.75 | | 2.01 | V | | V <sub>O(R)</sub> | Bus output voltage (recessive) for CANH and CANL | See Figure 9-1 and Figure 9-4 V <sub>TXD</sub> = V <sub>IO</sub> , R <sub>L</sub> = open (no load), R <sub>CM</sub> = open | 2 | 2.5 | 3 | V | | V <sub>(DIFF)</sub> | Differential voltage | | -42 | | 42 | V | | V <sub>OD(R)</sub> | Terminated bus output voltage (recessive) for CANH and CANL | $V_{TXD} = V_{IO}, 45\Omega \le R_L \le 65\Omega$ , Split termination capacatance 4.7nF | 2.256 | | 2.756 | V | | V <sub>DIFF</sub> | Terminated differential voltage rating | $V_{TXD} = V_{IO}, 45\Omega \le R_L \le 65\Omega$ , Split termination capacatance 4.7nF | -0.05 | | 0.05 | V | | | Differential output voltage (dominant);<br>extended bus load | See Figure 9-1 and Figure 9-4, $V_{TXD}$ = 0V, $45\Omega \le R_L \le 65\Omega$ , $C_L$ = open, $R_{CM}$ = open | 1.5 | | 3 | V | | $V_{OD(D)}$ | | See Figure 9-1 and Figure 9-4, $V_{TXD}$ = 0V, $45\Omega \le R_L \le 70\Omega$ , $C_L$ = open, $R_{CM}$ = open | 1.5 | | 3.3 | V | | | | See Figure 9-1 and Figure 9-4, $V_{TXD}$ = 0V, $R_L$ = 2.24k $\Omega$ , $C_L$ = open, $R_{CM}$ = open | 1.5 | | 5 | V | | V | | See Figure 9-1 and Figure 9-4, $V_{TXD} = V_{IO}$ , $R_L = 60\Omega$ , $C_L = open$ , $R_{CM} = open$ | -120 | | 12 | mV | | $V_{OD(R)}$ | Differential output voltage (recessive) | See Figure 9-1 and Figure 9-4, V <sub>TXD</sub> = V <sub>IO</sub> , R <sub>L</sub> = open (no load), C <sub>L</sub> = open, R <sub>CM</sub> = open | -50 | | 50 | mV | | | Bus output voltage on CANH with bus biasing inactive (STBY) | | -0.1 | | 0.1 | V | | V <sub>O(INACT)</sub> | Bus output voltage on CANL with bus biasing inactive (STBY) | See Figure 9-1 and Figure 9-4, V <sub>TXD</sub> = V <sub>IO</sub> , R <sub>L</sub> = open, C <sub>L</sub> = open, R <sub>CM</sub> = open | -0.1 | | 0.1 | V | | | Bus output voltage on CANH - CANL (recessive) with bus biasing inactive (STBY) | | -0.2 | | 0.2 | V | | V <sub>SYM</sub> | Output symmetry (dominant or recessive) (V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/V <sub>CC</sub> | See Figure 9-1 and Figure 9-4, $45\Omega \le R_L \le 65\Omega$ , $C_L$ = open, $R_{CM}$ = open, $C_1$ = 4.7nF, TXD = 250kHz, 1MHz, 2.5MHz | 0.95 | | 1.05 | V/V | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated parameters valid across -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V (unless otherwise noted) | parameters v | valia adi 033 -40 0 = 1 j = 100 0, 4.75 v | 3 VCC 3 3.23 V (driless otherwise note | ·u) | | | | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|-----------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | V <sub>SYM_DC</sub> | Output symmetry (dominant or recessive) $(V_{CC} - V_{O(CANH}) - V_{O(CANL}))$ with a frequency that corresponds to the highest bit rate for which the HS-PMA implementation is intended, <1 MHz or <2 Mbit/s | See Figure 9-1 and Figure 9-4, $45\Omega \le R_L \le 65\Omega$ , $C_L$ = open, $R_{CM}$ = open, $C_1$ = 4.7nF | -300 | | 300 | mV | | los pou | Short-circuit steady-state output current, | $-3.0V \le V_{CANH} \le +18.0V$ , CANL = open, $V_{TXD}$<br>= 0V | -115 | | | mA | | los_dom | dominant See Figure 9-1 and Figure 9-8 | $-3.0$ V $\leq$ V <sub>CANL</sub> $\leq$ +18.0 , CANH = open, V <sub>TXD</sub> = 0V | | | 115 | mA | | I <sub>OS_REC</sub> | Short-circuit steady-state output current, recessive. See Figure 9-1 and Figure 9-8 | –27V ≤ V <sub>BUS</sub> ≤ +42V <sub>,</sub> V <sub>BUS</sub> = CANH = CANL | <b>-</b> 5 | | 5 | mA | | R <sub>SE_ACT_REC</sub> | Single ended SIC impedance (CANH to common mode bias and CANL to common mode bias) during active recessive drive phase | $\begin{split} & TXD = 0V, 2V \leq V_{O(D)} \leq VCC - 2V if \\ & -12V \leq V_{O(D)} \leq 12V \\ & Use Delta V/Delta I method(same as used for \\ & R_{SE\_PAS\_REC} / R_{DIFF\_PAS\_REC} in RX section), no \\ & load on bus \end{split}$ | 37.5 | | 66.5 | Ω | | R <sub>DIFF_ACT_REC</sub> | Differential input resistance in active recessive drive phase (CANH to CANL) | $2V \leq V_{O(D)} \leq VCC - 2V$ Duration from TXD= From low-to-high edge to elapse of active recessive drive period (t_{REC_START}), Use Delta V/ Delta I method(same as used for R_{SE_PAS_REC}/ R_{DIFF_PAS_REC} in RX section), no load on bus | 75 | | 133 | Ω | | CAN RECEIVE | R ELECTRICAL CHARACTERISTICS | | | | | | | V <sub>ITDOM</sub> | Receiver dominant state differential input voltage range, bus biasing active | -12V ≤ V <sub>CANL</sub> ≤ +12V | 0.9 | | 8 | V | | V <sub>ITREC</sub> | Receiver recessive state differential input voltage range, bus biasing active | -12V ≤ V <sub>CANH</sub> ≤ +12V; See Figure 9-5<br>and Table 10-6 | -3 | | 0.5 | V | | V <sub>HYS</sub> | Hysteresis voltage for input-threshold, normal and selective wake modes | | | 135 | | mV | | V <sub>DIFF_DOM</sub> | Receiver dominant state differential input voltage range, bus biasing in-active | 12V ≤ V <sub>CANL</sub> ≤ +12V<br>-12V ≤ V <sub>CANH</sub> ≤ +12V; See Figure 9-5 | 1.15 | | 8 | V | | V <sub>DIFF_REC</sub> | Receiver recessive state differential input voltage range, bus biasing in-active | and Table 10-6 | -3 | | 0.4 | V | | V <sub>CM</sub> | Common mode range: normal and standby mode | | -12 | | 12 | V | | I <sub>IOFF(LKG)</sub> | Power-off (unpowered) bus input leakage current | CANH = CANL = 5V, $V_{CC} = V_{IO} = V_{sup}$ to GND via $0\Omega$ and $47k\Omega$ resistor | -5 | | 5 | μA | | Cı | Input capacitance to ground (CANH or CANL) | | | | 40 | pF | | $C_{ID}$ | Differential input capacitance <sup>(1)</sup> | | | | 20 | pF | | R <sub>DIFF_PAS_REC</sub> | Differential input resistance during passive recessive phase | $V_{TXD} = V_{IO}$ , normal mode: $-2V \le V_{CANH} \le +7V$ ; $-2V \le V_{CANL} \le +7V$ | 12 | | 100 | kΩ | | R <sub>SE_CANH/L</sub> | Single ended Input resistance during passive recessive phase (CANH or CANL) | -2V ≤ V <sub>CANH</sub> ≤ +7V<br>-2V ≤ V <sub>CANL</sub> ≤ +7V | 6 | | 50 | kΩ | | $R_{IN(M)}$ | Input resistance matching: [2 x (R <sub>IN(CANH</sub> - RI <sub>NCANL</sub> )/(R <sub>CANH</sub> +R <sub>INCANL</sub> )] | V <sub>CANH</sub> = V <sub>CANL</sub> = 5V | -1 | | 1 | % | | INH OUTPUT T | ERMINAL (HIGH VOLTAGE OUTPUT) | | | | | | | $\Delta V_H$ | High-level voltage drop from V <sub>SUP</sub> to INH | I <sub>INH</sub> = -6mA | | 0.5 | 1 | V | | R <sub>pd</sub> | Pull-down resistor | Sleep Mode | 7 | 10 | 13 | ΜΩ | | WAKE INPUT 1 | TERMINAL | | | | | | | V <sub>IH</sub> | High-level input voltage | Selective wake-up or standby mode, WAKE pin enabled | 4 | | | V | | V <sub>IL</sub> | Low-level input voltage | Selective wake-up or standby mode, WAKE pin enabled | | | 2 | V | | | | | | 1 | 2 | | | I <sub>IL</sub> | Low-level input current | WAKE = 1V | | ' | | μA | | | Low-level input current , TXD INPUT TERMINALS | WAKE = 1V | | | | μΑ | | | · · | WAKE = 1V | 0.7 | | | V <sub>IO</sub> | | SDI, SCK, nCS | , TXD INPUT TERMINALS | WAKE = 1V | 0.7 | | 0.3 | • | parameters valid across -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|-----|-----|-----------------| | I <sub>IL</sub> | Low-level input leakage current | Inputs = 0V, 1.71V ≤ V <sub>IO</sub> ≤ 5.5V | -30 | | -2 | μA | | C <sub>IN</sub> | Input capacitance | at 20MHz | 2 | | 15 | pF | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | Inputs = 5.5V, V <sub>IO</sub> = V <sub>SUP</sub> = 0V | -1 | 0 | 1 | μA | | Rpu | Pull-up resistor | | 250 | 350 | 450 | kΩ | | RXD, SDO C | DUTPUT TERMINALS | | | | | | | V <sub>OH</sub> | High level output voltage | I <sub>OH</sub> = -2mA | 0.8 | | | V <sub>IO</sub> | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = 2mA | | | 0.2 | V <sub>IO</sub> | | I <sub>LKG(OFF)</sub> | Unpowered leakage current - SDO pin | $V_{nCS} = V_{IO}$ ; $V_O = 0V$ to $V_{IO}$ | -5 | | 5 | μA | | R <sub>RXD(PU)</sub> | RXD pin pull-up resistance | Active during UV <sub>SUP</sub> and POR conditions and when in Sleep mode | 40 | 60 | 80 | kΩ | | | DVD ourrent when V present and D | $V_{RXD} = V_{IO}$ ; $V_O = 0V$ to $V_{IO}$ | -1 | | 1 | μA | | I <sub>LKG(RXD)</sub> | RXD current when $V_{\text{IO}}$ present and $R_{\text{RXD(PU)}}$ enabled | V <sub>RXD</sub> = GND; Active during UV <sub>SUP</sub> and POR conditions and when in Sleep mode | -140 | | -20 | μA | (1) Test according to ISO 11898-2:2024 ## 6.8 Timing Requirements parameters valid across -40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | SUPPLY | | | | | | | t <sub>PWRUP</sub> | Time from V <sub>SUP</sub> exceeding4.4V until INH active; see Figure 9-12 | | 2 | 4 | ms | | t <sub>UVFLTR</sub> | Under voltage detection delay time | 3 | | 50 | μs | | t <sub>UVSLP</sub> | Time from an UV <sub>CC</sub> and/or UV <sub>IO</sub> event to clear before transitioning to sleep or failsafe mode | 200 | | 400 | ms | | MODE CHANGE | | | | | | | t <sub>MODE_STBY_NOM</sub> | The time it takes for the part to transition to normal mode from standby mode after receiving this command via SPI; see Figure 9-16 | | | 70 | μs | | t <sub>MODE_NOM_SLP</sub> | The time it takes for the part to transition to sleep mode from normal mode after receiving this command via SPI; see Figure 9-14 | | | 200 | μs | | t <sub>MODE_SLP_STBY</sub> | Time from UV $_{\rm CC}$ and UV $_{\rm IO}$ clearing after INH turns on to RXD pin pulling low; $^{(3)}$ see Figure 9-13 | 100 | | 100 | μs | | t <sub>MODE_NOM_STBY</sub> | The time it takes for the part to transition to standby mode from normal mode after receiving this command via SPI; see Figure 9-15 | 70 | | 70 | μs | | t <sub>INH_SLP_STBY</sub> | WUP, LWU or WUF event until INH asserted; see Figure 9-13 | | | 100 | μs | | t <sub>INH_NOM_SLP</sub> | SPI write to go to sleep from normal mode and INH turns off; see Figure 9-14 | | | 50 | μs | | DEVICE TIMING | | | | | | | t <sub>WAKE</sub> | Wake up time from a wake edge on WAKE; standby, selective wake or sleep mode; See Figure 10-16 and Figure 10-17 | 40 | | | μs | | twake_invalid | WAKE pin pulses shorter than this will be filtered out; See Figure 10-16 and Figure 10-17 | | | 10 | μs | | t <sub>WK_TIMEOUT</sub> | Bus wake-up timeout value; see Figure 10-14 | 0.5 | | 2 | ms | | t <sub>WK_FILTER</sub> | Bus time to meet filtered bus requirements for wake-up request; 4.75V ≤ VCC ≤ 5.25V; see Figure 10-14 | 0.5 | | 0.95 | μs | | | Minimum WAKE Pin pulse width Register (1) (2) 11h[3:2] = 00b; see Figure 10-18 | 10 | | | ms | | ÷ (4) | Minimum WAKE Pin pulse width Register <sup>(1)</sup> (2) 11h[3:2] = 01b; see Figure 10-18 | 20 | | | ms | | t <sub>wk_width_min</sub> <sup>(4)</sup> | Minimum WAKE Pin pulse width Register (1) (2) 11h[3:2] = 10b; see Figure 10-18 | 40 | | | ms | | | Minimum WAKE Pin pulse width Register (1) (2) 11h[3:2] = 11b; see Figure 10-18 | 80 | | | ms | parameters valid across -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | | Maximum WAKE Pin pulse width that is considered invalid <sup>(1)</sup> <sup>(2)</sup> Register 11h[3:2] = 00b; see Figure 10-18 | | | 5 | ms | | | Maximum WAKE Pin pulse width that is considered invalid <sup>(1)</sup> <sup>(2)</sup> Register 11h[3:2] = 01b; see Figure 10-18 | | | 10 | ms | | <sup>t</sup> wk_width_invalid | Maximum WAKE Pin pulse width that is considered invalid <sup>(1)</sup> <sup>(2)</sup> Register 11h[3:2] = 10b; see Figure 10-18 | | | 20 | ms | | | Maximum WAKE Pin pulse width that is considered invalid <sup>(1)</sup> (2) Register 11h[3:2] = 11b; see Figure 10-18 | | | 40 | ms | | | Maximum WAKE Pin pulse window <sup>(1)</sup> Register 11h[1:0] = 00b; see Figure 10-18 | 750 | | 950 | ms | | | Maximum WAKE Pin pulse window <sup>(1)</sup> Register 11h[1:0] = 01b; see Figure 10-18 | 1000 | | 1250 | ms | | twk_width_max | Maximum WAKE Pin pulse window <sup>(1)</sup> Register 11h[1:0] = 10b; see Figure 10-18 | 1500 | | 1875 | ms | | | Maximum WAKE Pin pulse window <sup>(1)</sup> Register 11h[1:0] = 11b; see Figure 10-18 | 2000 | | 2500 | ms | | tsilence | Timeout for bus inactivity. Timer is reset and restarted when bus changes from dominant to recessive or vice versa. | 0.6 | | 1.2 | s | | tinactive | Sleep Wake Error (SWE) timer | 3.75 | | 5 | min | | t <sub>Bias</sub> | Time from the start of a dominant-recessive-dominant sequence. Each phase 6 μs until Vsym ≥ 0.1; see Figure 9-9 | | | 250 | μs | | t <sub>TXD_DTO</sub> | Dominant time out, $R_L = 60\Omega$ , $C_L = open$ ; see Figure 9-7 | 1 | | 5 | ms | | t <sub>TOGGLE</sub> | RXD pin toggle timing when programmed after a WUP; see Figure 10-14 | 5 | 10 | 15 | μs | - (1) This parameter is valid only when register 11h[7:6] = 11b - This is the minimum pulse width for a WAKE pin input that device will detect as a good pulse. Values between the min t<sub>WK WIDTH MIN</sub> and max $t_{WK\_WIDTH\_INVALID}$ are indeterminate and may or may not be considered valid. This parameter works with $t_{WK\_WIDTH\_MIN}$ to determine if a WAKE input pulse is valid - Dependent upon $V_{CC}$ and $V_{IO}$ being above $UV_{CC}$ and $UV_{IO}$ after INH turns on node power. $t_{WK\_WIDTH\_INVALID}$ sets this value by using register 11h[3:2] ## **6.9 Switching Characteristics** parameters valid across -40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | CAN TRANSCE | EIVER SWITCHING CHARACTERISTICS | | | | | | | t <sub>prop(TxD-busdom)</sub> | Propagation delay time, high-to-low TXD edge to bus dominant (recessive to dominant) | 450 < P < 650 C = 100pE P = 000p; coo | | | 80 | ns | | t <sub>prop(TxD-busrec)</sub> | Propagation delay time, low-to-high TXD edge to bus recessive (dominant to recessive) | $45\Omega \le R_L \le 65\Omega$ , $C_L = 100pF$ , $R_{CM} = open$ ; see Figure 9-4; V; The input signal on TXD shall have rising times (10% to 90%) and fall times | | | 80 | ns | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>pHR</sub> - t <sub>pLD</sub> ) | (90% to 10%) of less than 10ns | | 10 | 40 | ns | | t <sub>R/F</sub> | Differential output signal rise time | | 5 | 55 | 75 | ns | | t <sub>prop(busdom-RxD)</sub> | Propagation delay time, bus dominant input to RxD low output | C <sub>L(RXD)</sub> = 15pF;<br>see Figure 9-5; The input signal on TXD shall | | | 110 | ns | | t <sub>prop(busrec-RxD)</sub> | Propagation delay time, bus to recessive input to RXD high output | have rising times (10% to 90%) and fall times (90% to 10%) of less than 10ns | | | 110 | ns | | t <sub>PROP(LOOP1)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD) dominant to recessive | $45\Omega \le R_L \le 65\Omega$ , $C_L = 100pF$ , $C_{L(RXD)} = 15pF$<br>See Figure 9-6 | | 100 | 190 | ns | | t <sub>PROP(LOOP2)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD) recessive to dominant | $45\Omega \le R_L \le 65\Omega$ , $C_L = 100pF$ , $C_{L(RXD)} = 15pF$<br>See Figure 9-6 | | 110 | 190 | ns | | CAN FD BIT TI | MING | | | | | | | SIGNAL IMPRO | OVEMENT CHARACTERISTICS | | | | | | | tpas_rec_start | Signal improvement start time of passive recessive phase | Measured from rising TXD edge with < 5ns slope at 50% threshold, to the end of the signal improvement phase; $R_{DIFF\_PAS\_REC} \ge MIN\ R_{DIFF\_ACT\_REC};$ $R_{SE\_CANH/L} \ge MIN\ R_{SE\_SIC\_REC}$ See Figure 9-6 | | | 530 | ns | parameters valid across -40°C ≤ T<sub>.I</sub> ≤ 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |---------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------| | t <sub>ACT_REC_START</sub> | Start time of active signal improvement phase | Measured from rising TXD edge with < 5ns slope at 50% threshold, | | 12 | 0 ns | | t <sub>ACT_REC_END</sub> | End time of active signal improvement phase | Measured from rising TXD edge with < 5ns slope at 50% threshold, | 355 | | ns | | $t_{\Delta extsf{Bit}( extsf{Bus})}$ | Transmitted bit width variation | Bus recessive bit length variation relative to TxD bit length, $t_{\Delta Bit(Bus)} = t_{Bit(Bus)} - t_{Bit(TXD)}$ $45\Omega \le R_L \le 65\Omega$ ; See Figure 9-6 | -10 | 1 | 0 ns | | $t_{\Delta extsf{BIT}( extsf{RxD})}$ | Received bit width variation | RxD recessive bit length variation relative to TXD bit length, $t_{\Delta Bit(RxD)} = t_{Bit(RXD)} \cdot t_{Bit(TXD)}$ $45\Omega \le R_L \le 65\Omega$ ; See Figure 9-6 | -30 | 2 | 0 ns | | t∆ REC | Receiver timing symmetry | RXD recessive bit length variation relative to bus bit length, $t_{\Delta REC} = t_{Bit(RXD)} - t_{Bit(Bus)} 45\Omega \le R_L \le 65\Omega$ ; See Figure 9-6 | -20 | 1 | 5 ns | | SPI SWITCHIN | G CHARACTERISTICS | , | | | " | | | SCIV CDI plack fragues | Normal, standby, listen and failsafe modes | | | 4 MHz | | † <sub>SCK</sub> | SCK, SPI clock frequency | Sleep mode: If V <sub>IO</sub> is present | | 1 | 0 kHz | | • | SCK, SPI clock period | Normal, standby, listen and failsafe modes; see Figure 9-11 | 250 | | ns | | tsck | | Sleep mode: If If V <sub>IO</sub> is present; See Figure 9-11 | 100 | | μs | | t <sub>RSCK</sub> | SCK rise time | See Figure 9-10 | | 4 | 0 ns | | t <sub>FSCK</sub> | SCK fall time | See Figure 9-10 | | 4 | 0 ns | | t <sub>SCKH</sub> | SCK, SPI clock high | Normal, standby, listen and failsafe modes; see Figure 9-11 | 125 | | ns | | | | Sleep mode: If V <sub>IO</sub> is present; See Figure 9-11 | 500 | , | ns | | t <sub>SCKL</sub> | SCK, SPI clock low | Normal, standby, listen and failsafe modes; see Figure 9-11 | 125 | | ns | | | | Sleep mode: If V <sub>IO</sub> is present | 500 | | ns | | t <sub>CSS</sub> | Chip select setup time | See Figure 9-10 | 100 | | ns | | t <sub>CSH</sub> | Chip select hold time | See Figure 9-10 | 100 | | ns | | t <sub>CSD</sub> | Chip select disable time | See Figure 9-10 | 50 | | ns | | t <sub>sisu</sub> | Data in setup time | Normal, standby, listen and failsafe modes; see Figure 9-10 | 50 | | ns | | | | Sleep mode: If V <sub>IO</sub> is present; see Figure 9-10 | 200 | | ns | | t <sub>SIH</sub> | Data in hold time | Normal, standby, listen and failsafe modes; see Figure 9-10 | 50 | | ns | | | | Sleep mode: If V <sub>IO</sub> is present; see Figure 9-10 | 200 | | ns | | t <sub>SOV</sub> | Data out valid | Normal, standby, listen and failsafe modes; see Figure 9-11 | | 8 | 0 ns | | | | Sleep mode: If V <sub>IO</sub> is present; see Figure 9-11 | | 20 | 0 ns | | t <sub>RSO</sub> | Data out rise time | See Figure 9-11 | | 4 | 0 ns | | t <sub>FSO</sub> | Data out fall time | See Figure 9-11 | | 4 | 0 ns | ## 6.10 Typical Characteristics ## 6.10 Typical Characteristics (continued) ## 7 Parameter Measurement Information 図 7-1. Bus States (Physical Bit Representation) 図 7-2. Simplified Recessive Common Mode Bias Unit and Receiver 注 A: Normal and Listen modes or all other modes not in t<sub>Silence</sub> B: All modes except Normal and Listen modes, in t<sub>Silence</sub> 図 7-3. Supply Test Circuit 図 7-4. Driver Test Circuit and Measurement 図 7-5. Receiver Test Circuit and Measurement ☑ 7-6. Transmitter and Receiver Timing Behavior Test Circuit and Measurement 図 7-7. TXD Dominant Time Out Test Circuit and Measurement 図 7-8. Driver Short-Circuit Current Test and Measurement 🗵 7-9. Test Signal Definition for Bias Reaction Time Measurement 図 7-10. SPI AC Characteristic Write 図 7-11. SPI AC Characteristic Read 図 7-12. Power Up Timing 14V V<sub>SUP</sub> 図 7-13. Sleep to Standby Timing 図 7-15. Normal to Standby Timing 図 7-16. Standby to Normal Timing The blue signals are input or output of the TCAN146x-Q1. Black signals are internal to the TCAN146x-Q1. This is for timing diagrams $\boxtimes$ 7-12, $\boxtimes$ 7-13, $\boxtimes$ 7-14, $\boxtimes$ 7-15, and $\boxtimes$ 7-16. 図 7-17. Resistance Value During Active Recessive Phase for Signal Improvement Capability ## 8 Detailed Description #### 8.1 Overview The TCAN146x-Q1 is a CAN FD signal improvement capable (SIC) transceiver supporting data rates up to 8Mbps meeting physical layer requirements of the ISO 11898-2:2024 Annex A for high speed CAN specification and the CiA 601-4 Signal Improvement (SIC) specification. The TCAN1465-Q1 and TCAN1469-Q1 support selective wake up on dedicated CAN-frames. The devices can also wake up via remote wake up using CAN bus implementing the ISO 11898-2:2024 Annex A for Wake Up Pattern (WUP). The TCAN146x-Q1 support 1.8V, 3.3V and 5V processors using $V_{IO}$ pin. The processor interface is through the SPI, RXD and TXD terminals. The devices have a Serial Peripheral Interface (SPI) that connects to a local microprocessor for configuration. SPI supports clock rates up to 4MHz. The serial data output (SDO) pin can be configured as an interrupt output pin when the chip select pin is high providing flexibility for system design. The TCAN146x-Q1 provides CAN FD transceiver function: differential transmit capability to the bus and differential receive capability from the bus. The device includes many protection features providing device and CAN network robustness. The CAN bus has two logical states during operation: recessive and dominant. See 🗵 7-1 and 🗵 7-2. Recessive bus state is when the bus is biased to a common mode of about 2.5V via the high resistance internal input resistors of the receiver of each node on the bus across the termination resistors. Recessive is equivalent to logic high and is typically a differential voltage on the bus of almost 0V. Recessive state is also the idle state. Dominant bus state is when the bus is driven differentially by one or more drivers. Current is induced to flow through the termination resistors and generate a differential voltage on the bus. Dominant is equivalent to logic low and is a differential voltage on the bus greater than the minimum threshold for a CAN dominant. A dominant state overwrites the recessive state. During arbitration, multiple CAN nodes may transmit a dominant bit at the same time. In this case, the differential voltage of the bus is greater than the differential voltage of a single driver. Transceivers have a third bus state where the bus terminals are weakly biased to ground via the high resistance internal resistors of the receiver. See $\boxtimes$ 7-1 and $\boxtimes$ 7-2. The TCAN146x-Q1 provides many enhanced features that are provided in the セクション 8.3 section. Enhanced features such as advanced bus fault detection, fail-safe, watchdog and providing a processor interrupt are described in their specific subsections. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ## 8.2 Functional Block Diagram 図 8-1. TCAN1465-Q1 Functional Block Diagram 図 8-2. TCAN1469-Q1 Functional Block Diagram 図 8-3. TCAN1465-Q1 CAN Transceiver Block Diagram 図 8-4. TCAN1469-Q1 CAN Transceiver Block Diagram 図 8-5. TCAN146x-Q1 SPI and Digital IO Block Diagram ### 8.3 Feature Description ### 8.3.1 V<sub>SUP</sub> Pin This pin connects to the battery supply. It provides the supply to the internal regulators that support the digital core and low power CAN receiver. #### 8.3.2 V<sub>IO</sub> Pin The $V_{IO}$ pin provides the digital IO voltage to match the microprocessor IO voltage thus avoiding the requirements for a level shifter. $V_{IO}$ supports SPI pins. The TCAN146x-Q1 family support processors with 1.8V, 3.3V and 5V input/output which provides the widest range of controller support. ### 8.3.3 V<sub>CC</sub> Pin The V<sub>CC</sub> pin provides the 5V to the internal CAN transceiver. #### 8.3.4 GND The GND pin is for ground. It is recommended that the DMT package thermal pad should be connected to the GND plane for heat dissipation but not required. ### 8.3.5 INH/LIMP Pin The INH pin is a high voltage output pin that provides voltage from the $V_{SUP}$ minus a diode drop to enable an external high voltage regulator. These regulators are usually used to support the microprocessor and $V_{IO}$ pin. The INH function is on in all modes except for sleep mode. In sleep mode the INH pin is turned off, going into a high Z state. This allows the node to be placed into the lowest power state while in sleep mode. If this function is not required it can be disabled by setting register 8'h1A[6] = 1b using the SPI interface. The TCAN1469-Q1 can configure this pin as a LIMP home pin by setting register 8'h1A[5] = 1b. When configured as the LIMP pin it is connected to external circuitry for a limp home mode. If a Watchdog fault occurs, exceeding the programmed watchdog error counter, the device turns on the LIMP pin. If Fail-safe mode is enabled, the LIMP pin will turn on when entering this mode. Once on, the LIMP pin will be on until the programmed watchdog error free behavior requirement is met according to LIMP\_SEL\_RESET at register 8'h1A[3:2]. Writing a 1b to 8'h1A[1], LIMP RESET, will turn off the LIMP pin. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated This terminal should be considered a "high voltage logic" terminal, not a power output; thus, it should be used to drive the EN terminal of the system's power management device and not used as a switch for power management supply itself. This terminal is not reverse battery protected and thus should not be connected outside of the system module. #### **8.3.6 WAKE Pin** WAKE pin is used for a local wake up (LWU). This function is explained further in セクション 8.4.4.2 section. The pin is defaulted to bi-directional edge trigger, meaning it recognizes a local wake up (LWU) on either a rising or falling edge of WAKE pin transition. This default value can be changed via a SPI command that either configures it as a rising edge only, a falling edge only, a pulse of specific width and timing or a filtered rising or falling edge. This is done by using register 8'h11[7:0]. Pin requires a 22nF capacitor to ground between the two resistors. #### 8.3.7 TXD Pin The TXD pin is an input from the processor for the CAN bus. #### 8.3.8 RXD Pin The RXD pin is the output to the processor from the CAN bus. When a wake event takes place, this pin is pulled low by default. The wake-up action can be changed to pulse by setting register 8'h12[2] = 1b, RXD\_WK\_CONFIG. Upon power up, the RXD pin is pulled low as the device has entered standby mode once $V_{IO} \geq UV_{IO}$ and $V_{CC} \geq UV_{CC}$ . To remove the $V_{CC} \geq UV_{CC}$ requirement, VCC\_DIS register 8"h4B[0] = 1b. The RXD pin has an internal $60k\Omega$ pull-up to $V_{IO}$ that is active when $V_{SUP} \leq UV_{SUP}$ , POR or when the device is in sleep mode. ### 8.3.9 SDO or nINT Interrupt Pin The nINT shares the pin with the SPI serial data output (SDO) function and is defaulted as SDO only. If the pin is to be used as nINT, register 8'h29[0] should be set to 1b, SDO\_CONFIG. When configured to support nINT, the pin functions as an interrupt output when the nCS pin is high and by default is pulled low for a global interrupt, 8'h50[7:0]. When nCS is low the device is using the SPI ports and this pin is the serial data output from the TCAN146x-Q1. Figures $\boxtimes$ 8-6 and $\boxtimes$ 8-7 show an example high level system and timing diagram when using the nINT feature. 図 8-6. Example System Using nINT Feature - \* This shows an interrupt and how SDO would behave - \* Device recognizes nCS pulled low and releases nINT function for SDO - \* See SPI section for overall SPI bus timing 図 8-7. nINT Timing Diagram - To use the nINT feature a point to point architecture for the SPI bus is recommended but not required. - When using the nINT feature in a multidrop system it is recommended that before communicating with another device on the SPI bus the first step is to disable this feature and then re-enable after communication has stopped. This avoids an interrupt from corrupting the SDO line. - The nINT is the logical OR of all faults in registers 8'h50 to 8'h54 that are not masked. #### 8.3.10 nCS Pin The nCS pin is the SPI chip select pin. When pulled low and a clock is present the device can be written to or read from. #### 8.3.11 SCK The SCK pin is the SPI serial input clock to the TCAN146x-Q1. The max clock rate is 4MHz. If VIO is present in sleep mode, SPI access can take place but at a reduced rate. If at least a 10µs delay is used between pulling nCS low and the start of a read or write the max SPI rate can be used. #### 8.3.12 SDI When nCS is low this pin is the SPI serial data input pin used for programming the device or requesting data. #### 8.3.13 CANH and CANL Bus Pins These are the CAN high and CAN low differential bus pins. These pins are connected to the CAN transceiver and the low voltage WUP CAN receiver. The functionality of these is explained throughout the document. The CAN WUP receiver is used to wake the device from sleep mode with a CAN wake up pattern, see セクション 8.4.4.1. If the system does not need to wake from the CAN bus, this can be disabled by seting register 8'h1B[0] = 1b, see 図 8-8. CAN bus biasing follows ISO 11898-2:2024 requirements, see CAN Bus Biasing. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 図 8-8. CAN Bus Wake Up Pattern Disable SWE timeout reference is valid when SWE\_EN = 1b #### 8.3.14 CAN FD SIC Transceiver Signal improvement is an additional capability added to CAN FD transceiver that enhances the maximum data rate achievable in complex star topologies by minimizing signal ringing. Signal ringing is the result of reflections caused by impedance mismatch at various points in a CAN network due to the nodes that act as stubs. An example of a complex network is shown below. ECU1 PS1 ECU8 ECU4 ECU6 ECU7 図 8-9. CAN FD Signal Improvement Topology Recessive-to-dominant signal edge is usually clean as the bus is strongly driven by the transmitter. Transmitter output impedance of CAN transceiver is $\sim\!50\Omega$ and matches to the network characteristic impedance. For a regular CAN FD transceiver, dominant-to-recessive edge is when the driver output impedance goes to approximately $60k\Omega$ and signal reflected back experiences impedance mismatch which causes ringing. The TCAN146x resolves this issue by TX-based Signal Improvement Capability (SIC). The TCAN146x continues to drive the bus recessive strongly until $t_{REC\ START}$ so that reflections die down and the recessive bit is clean at the sampling point. In the active recessive phase, the transmitter output impedance is low ( $\sim$ 100 $\Omega$ ). After this phase is over and device goes to passive recessive phase, driver output impedance goes to high-Z. This phenomenon is explained using $\boxtimes$ 7-17. #### 8.4 Device Functional Modes The TCAN146x-Q1 has several operating modes: normal, standby, listen, sleep and fail-safe mode and two protected modes. The first four mode selections are made by the SPI register, 8h10[2:0]. Fail-safe mode if enabled is entered due to various fault conditions. The protected modes are a modified standby modes used to protect the device or bus when fail-safe mode is disabled. The TCAN146x-Q1 automatically goes from sleep to standby mode when receiving a WUP or LWU event. When selective wake is enabled, the device looks for a wake-up frame (WUF) after receiving a WUP. If a WUF is not received the device transitions back to sleep mode. See 表 8-1 for the various modes and what parts of the device are active during each mode. The TCAN146x-Q1 state diagram figure, see ⊠ 8-10, ⊠ 8-11. UVIO Protected (Fail-TSD Protected (Fail-Block Normal Standby Listen Sleep Fail-safe safe Disabled) safe Disabled) nINT (If Enabled) Off Fault Determines Ωn On Ωn Off On if WD fail or On if WD fail or Previous mode's state LIMP (If Enabled) Previous mode's Previous mode's Previous mode's state Previous mode's Previous mode's TCAN1469-Q1 state until cleared state until cleared until cleared until cleared state until cleared state until cleared WAKE Off See Note SPI On if VIO present Fault Determines Off On On On On Watchdog (if enabled) On On Off Off Off TCAN1469-Q1 Low Power CAN RX Off On Off On On On On CAN Transmitter On Off Off Off Off Off Off CAN Receiver On Off On Off Off Off Off 表 8-1. Mode Overview 注 Fail-safe mode has several blocks that state Fault Determines. The following provides an explanation. - nINT and SPI can be active if the fault condition is UV<sub>CC</sub> or TSD. These blocks are off if the fault condition is UV<sub>IO</sub>. - INH (default) in fail-safe mode is on, so the processor has power and can read which fault has occurred. When using the fail-safe counter after programmed number of wake up and go back to fail-safe cycles INH can be programmed to turn off and then on. - The low power CAN (WUP) receiver is powered off of V<sub>SUP</sub>. A UV<sub>SUP</sub> event causes this receiver to be off. - Once the fail-safe counter limit has been reached and if register 8'h17[6:4] = 100b, FS\_CNTR\_ACT, the device enters sleep mode and not respond to wake request. A hard reset (power cycle) is required to bring the device back to normal operation. - In fail-safe mode, the SWE timer (if enabled) starts and wake events are ignored until the fault is cleared. Once fault is cleared the WAKE pin is active. - If enabled and the SWE timer times out, the device enters Sleep mode. This can happen even if faults are cleared and if no wake event has taken place or the device hasn't had SPI communication like changing modes. - During an UV<sub>CC</sub> event the CAN transmitter and receiver are off and low power CAN receiver is on. 図 8-10. TCAN1465-Q1 Device State Diagram 図 8-11. TCAN1469-Q1 Device State Diagram ### Notes for all Three Device State Diagrams - Standby Mode Note (STBY Note) - When entering from Sleep mode, Fail-safe mode or from a power up case the SWE timer starts. - A mode change or clearing interrupts must take place prior to the SWE timer expiring. - Fail-safe Mode Notes (FSM Note) - To come out of Fail-Safe Mode the fault must be cleared. - · A wake event must take place and enters Standby or - A SPI write can change to any state as long as faults are cleared. - If enabled, the SWE timer starts upon entering Fail-safe mode. - If the SWE timer times out the device enters Sleep mode. - The device still enters Sleep mode if SWE timer times out and faults clear if no wake event takes place. - · Protected State Notes - UVIO Protected status happens when the IO voltage rail that the device is aligned to is removed. This can cause a mismatch between the device and the processor If timer times out and UVIO = 1 the device goes to sleep. - If a Thermal Shutdown and UVIO event take place at the same time the device enters sleep mode. - A UV<sub>SUP</sub> enters UV<sub>SUP</sub> mode and once V<sub>SUP</sub> > UV<sub>SUPR</sub> the device enters standby mode except for when this takes place in sleep mode. In sleep mode the device returns to sleep mode. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 8-12. Selective Wake Enabled Sleep Mode For the state diagrams by default, SPI is off in sleep mode. If $V_{IO}$ is present SPI works in sleep mode but at a reduced data rate, which includes selective wake sub state as shown in $\boxtimes$ 8-12. #### 8.4.1 Normal Mode This is the normal operating mode of the device. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on the TXD signal from the CAN FD controller to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD signal to the CAN FD controller. Normal mode is enabled or disabled via SPI. When fail-safe mode and the SWE timer are enabled, a SPI command to enter normal mode turns off the SWE timer. Clearing interrupts is recommended while in standby mode. There are two cases that cause the SWE timer, when enabled, to start while in normal mode. - CANSLNT\_SWE\_DIS = 0b which starts the SWE timer after CANSLNT interrupt is set. CANSLNT interrupt needs to be cleared to stop the timer. - CANSLNT\_SWE\_DIS = 1b (default) which starts the SWE timer when no bus activity is present for longer than t<sub>SII ENCE</sub>. Bus activity clears t<sub>SII ENCE</sub> timer reset the SWE timer. | Whe | en the SWE timer times out the device enters sleep mode. | |-----|----------------------------------------------------------| | | | | | The SWE timer is disabled by default | #### 8.4.2 Standby Mode In standby mode, the bus transmitter does not send data nor does the normal mode receiver accept data. There are several blocks that are active in this mode. The low power CAN receiver is actively monitoring the bus for the wake-up pattern (WUP). The WAKE pin monitor is active. SPI is active, so that the microprocessor can read and write registers in the memory for status and configuration. The INH pin is active to supply an enable to the $V_{IO}$ controller if this function is used. The device goes from sleep mode to standby mode automatically upon a bus WUP event, WUF event or a local wake up from the WAKE pin. If $V_{IO}$ is present the device can wake up from a SPI mode change command. Upon a wake event from sleep mode the TCAN146x-Q1 enters standby mode. If enabled, this transition starts the SWE timer, t<sub>INACTIVE</sub>, that requires the processor to either reset the interrupt flags or configure the device to normal or listen modes. This feature makes sure the node is in the lowest power mode if the processor does not come up properly. This automatic mode change also takes place when the device has been put into sleep mode and receives a wake event, WUP, WUF or LWU. To enable this feature for sleep events, register 8'h1C[7] (SWE\_EN) must be set to 1b. The following provides the description on how selective wake interacts between sleep and standby modes for TCAN1465-Q1 and TCAN1469-Q1. - At power up, the device is in standby. Clear all Wake flags (PWRON, WUP/LWU), configured the Selective Wake registers, and then set selective wake config (SWCFG = 1b) and selective wake enable (SW\_EN = 1b). - When SWCFG = 1 and the device is placed into sleep mode the low power WUP receiver is active and waiting for a WUP. - · Once a WUP is received the WUF receiver is active. - The device receives the wake-up frame and determines if the node has been requested to wake up. - If the WUF is a valid match, the device wakes up the node entering standby mode. - If the WUF is not a valid match, the device stays in sleep mode. - A wake interrupt occurs from any type WUF (CANINT), FRAME\_OVF or LWU (if enabled), the device enters standby mode. 注 When in standby mode the RXD pin is released back to high when the PWRON, LWU, CANINT and FRAME\_OVF interrupts have been cleared. #### 8.4.3 Listen Only Mode In this mode, the CAN transmitter is disabled with only the receiver enabled. Data on the CAN bus is seen on the RXD pin but anything on the TXD does not reach the CAN bus. All other functionality is the same as Normal Mode. When fail-safe mode and SWE timer are enabled, the same behavior as provided in normal mode is present in listen only mode. #### 8.4.4 Sleep Mode Sleep mode is similar to the standby mode except the SPI interface and INH typically are disabled. As the low power CAN receiver is powered off of $V_{SUP}$ the implementer can turn off $V_{IO}$ . If $V_{IO}$ is present in sleep mode, SPI access can take place but at a reduced rate. If at least a 10 $\mu$ s delay is used between pulling nCS low and the start of a read or write the max SPI rate can be used. If $V_{IO}$ is off, the SPI interface is turned off and the only ways to exit sleep mode is by a wake-up event or power cycle. A sleep mode status flag is provided to determine if the device entered sleep mode through normal operation or if a fault caused the mode change. Register 8'h52[7] provides the status. If a fault causes the device to enter sleep mode, this flag is set to a one. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 34 Difference between Sleep and Standby Mode - Sleep mode reduces whole node power by shutting off INH to the VREG enable pin and thus shutting off power to the node. - Standby mode reduces TCAN146x-Q1 power from Normal mode but has higher power than Sleep mode, as INH is enabled, turning on node processors VREG. When fail-safe mode is disabled, 8'h17[0]=0b; a fault that transitions the device to sleep mode will clear CAN\_SUP\_DIS and SW\_EN bits and will need to be reset if used. #### 8.4.4.1 Bus Wake via RXD Request (BWRR) in Sleep Mode The TCAN146x-Q1 supports low power sleep and standby modes and uses a wake up from the CAN bus mechanism called bus wake via RXD Request (BWRR). Once this pattern is received, the TCAN146x-Q1 automatically switches to standby mode from sleep mode and inserts an interrupt onto the nINT pin, if enabled, to indicate to a host microprocessor that the bus is active, and the processor should wake up and service the TCAN146x-Q1. The low power receiver and bus monitor are enabled in sleep mode to allow for RXD Wake Requests via the CAN bus. A wake-up request is output to the RXD (driven low) as shown in $\boxtimes$ 8-13. The external CAN FD controller monitors RXD for transitions (high to low) and reactivates the device to normal mode based on the RXD Wake Request. The CAN bus terminals are weakly pulled to GND during this mode, prior to BWRR if t<sub>SILENCE</sub> is expired, see $\boxtimes$ 7-2. This device uses the wake-up pattern (WUP) from ISO 11898-2: 2024 Annex A to qualify bus traffic into a request to wake the host microprocessor. The bus wake request is signaled to the integrated CAN FD controller by a falling edge and low on the RXD terminal (BWRR). The wake-up pattern (WUP) consists of - A filtered dominant bus of at least t<sub>WK</sub> FILTER followed by - A filtered recessive bus time of at least t<sub>WK</sub> FILTER followed by - A second filtered dominant bus time of at least t<sub>WK</sub> FILTER followed by - A second filtered recessive bus time of at least t<sub>WK</sub> FILTER Once the WUP is detected, the device starts issuing wake up requests (BWRR) on the RXD pin. The behavior of this pin is determined by register 8h'12[2]. If 8h'12[2] = 0b the RXD pin is pulled low once the WUP pattern has been received that meets the dominant, recessive, dominant, recessive filtered times and $V_{IO} \ge UV_{IO}$ and $V_{CC} \ge UV_{CC}$ . For cases where $V_{IO}$ is present or requiring $V_{CC} \ge UV_{CC}$ not needed, the $V_{CC} \ge UV_{CC}$ requirement can be disabled by setting VCC\_DIS at 8'h4B[0] = 1b. The first filtered dominant initiates the WUP and the bus monitor is now waiting on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received, the bus monitor is now waiting on a second filtered dominant and again, other bus traffic does not reset the bus monitor. Once the second filtered dominant is received, the bus monitor is now waiting on a second filtered recessive and again, other bus traffic does not reset the bus monitor. Immediately upon receiving of the second filtered recessive the bus monitor recognizes the WUP and transition to BWRR output. For a dominant or recessive to be considered "filtered", the bus must be in that state for more than $t_{WK\_FILTER}$ time. Due to variability in the $t_{WK\_FILTER}$ the following scenarios are applicable. - Bus state times less than t<sub>WK\_FILTER(MIN)</sub> are never detected as part of a WUP, and thus no BWRR is generated. - Bus state times between t<sub>WK\_FILTER(MIN)</sub> and t<sub>WK\_FILTER(MAX)</sub> may be detected as part of a WUP and a BWRR may be generated. - Bus state times more than t<sub>WK\_FILTER(MAX)</sub> is always detected as part of a WUP; thus, a BWRR is always generated. See 8-13 for the timing diagram of the WUP. The pattern and $t_{WK\_FILTER}$ time used for the WUP and BWRR prevents noise and a bus stuck dominant fault from causing false wake requests while allowing any CAN or CAN FD message to initiate a BWRR. If the device Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 35 is switched to normal mode or an under voltage event occurs on $V_{CC}$ the BWRR is lost. The WUP pattern must take place within the $t_{WK\_TIMEOUT}$ time; otherwise, the device is in a state waiting for the next recessive and then a valid WUP pattern. If 8h'12[2] = 1b, the RXD pin toggles low to high to low for t<sub>TOGGLE</sub> = 10µs until the device is put into normal or listen mode. BWRR is active in standby mode upon power up and once coming out of sleep mode or certain fail-safe mode conditions. If a SPI write puts the device into standby mode, the RXD pin is high until a wake event takes place. The RXD pin then behaves like it would when waking up from sleep mode. 注 If the CAN bus wake up capability is not needed, this can be disabled by setting CAN\_WUP\_DIS 8'h1B[0] = 1b. 図 8-13. Wake Up Pattern (WUP) and Bus Wake via RXD Request (BWRR) 36 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 図 8-14. Example timing diagram with TXD DTO # 8.4.4.2 Local Wake Up (LWU) via WAKE Input Terminal The WAKE terminal is a ground biased input terminal that can support high voltage wake inputs used for local wake up (LWU) request via a voltage transition. The terminal triggers a LWU event on either a low to high or high to low transition as it has bi-directional input thresholds. This terminal may be used with a switch to $V_{SUP}$ or ground. If the terminal is not used it should be pulled to ground to avoid unwanted parasitic wake up events. The WAKE terminal defaults to bi-directional input but can be configured for rising edge and falling edge transitions, see $\boxtimes$ 8-15 and $\boxtimes$ 8-16, by using WAKE\_CONFIG register 11h[7:6]. Once the device enters sleep mode the WAKE terminal voltage level needs to be at either a low state or high state for $t_{WAKE}$ before a state transition for a WAKE input can be determined. There are two other wake methods that can be used with the WAKE pin, a pulse wake and a filtered wake. For the pulsed wake input a pulse on the WAKE pin must be within a specified time to be considered valid. A pulse width less than \$t\_{WAKE\_INVALID}\$ is filtered out for both the pulse and filtered wake configurations. For the pulse configuration, the pulse must be between \$t\_{WK\_WIDTH\_MIN}\$ and \$t\_{WK\_WIDTH\_MAX}\$, see \$\overline{\mathbb{Z}}\$ 8-17. This figure provides three examples of pulses and whether the device will wake or not wake. \$t\_{WK\_WIDTH\_MIN}\$ is determined by the value for \$t\_{WK\_WIDTH\_INVALID}\$ which is set by register 11h[3:2]. There are two regions where a pulse may or may not be detected. By using register 18h[1], WAKE\_WIDTH\_MAX\_DIS, the pulse mode can be configured as a filtered wake input. Writing a 1b to this bit will disable \$t\_{WK\_WIDTH\_MAX}\$ and the WAKE input is based upon the configuration of register 11h[3:2] which selects a \$t\_{WK\_WIDTH\_INVALID}\$ and \$t\_{WK\_WIDTH\_MIN}\$ value. A WAKE input of less than \$t\_{WK\_WIDTH\_INVALID}\$ is filtered out and if longer than \$t\_{WK\_WIDTH\_MIN}\$ INH will turn on and device will enter standby mode. The region between the two may or may not be recognized, see \$\overline{\mathbb{Z}}\$ 8-18. Register 12h[7] determines the direction of the pulse or filter edge that is recognized. The status of the WAKE pin can be determined from register 11h[5:4]. When a WAKE pin change takes place, the device will register this as a rising edge or falling edge. This is latched until a 00b is written to the bits. The LWU circuitry is active in sleep mode, standby mode and transition state of going to sleep. If a valid LWU event occurs the device transitions to standby mode. The LWU circuitry is not active in normal mode. A constant high level on WAKE has an internal pull up to V<sub>SUP</sub>, and a constant low level on WAKE has an internal pull down to GND. On power up this may look like a LWU event and could be flagged as such. 図 8-15. Local Wake Up - Rising Edge 図 8-16. Local Wake Up - Falling Edge 注 When either a rising or falling edge is selected for the WAKE pin the state prior to the edge requires a $t_{WAKE}$ period of time. - If a rising edge is selected and the device goes to sleep with WAKE high, a low of at least t<sub>WAKE</sub> must be present prior to the rising edge wake event - If a falling edge is selected and the device goes to sleep with WAKE low, a high of at least t<sub>WAKE</sub> must be present prior to the falling edge wake event - · This requirement is not necessary for a bidirectional edge (default) - ☑ 8-15 and ☑ 8-16 provide examples of a rising or falling edge WAKE input. t<sub>WAKE</sub> is based upon the time it takes from a valid WUP to INH turning on. RXD is pulled low once V<sub>IO</sub> > UV<sub>IO</sub> and V<sub>CC</sub> > UV<sub>CC</sub> and standby mode is entered. 図 8-17. WAKE Pin Pulse Behavior Filtered wake not detected 図 8-18. WAKE Pin Filtered Behavior # 8.4.5 Selective Wake-up The TCAN1465-Q1 and TCAN1469-Q1 supports selective wake-up according to ISO 11898-2:2024. ## 8.4.5.1 Selective Wake Mode This is the medium level of power saving mode of the device. The WUF receiver is turned on and connected internally to the frame detection logic which is looking for a Wake-Up Frame (WUF) as outlined in the Frame Detection section of the datasheet. The CAN bus data is not put on the RXD pin in this state. The device is supplied via the $V_{SUP}$ supply coming from the system battery. The valid wakes up sources in selective wake mode are: - Wake Up Frame (WUF) - WAKE pin local wake up (LWU). Event on WAKE pin must match the programmed requirements for WAKE pin in register 8'h11[7:6] - Frame Overflow (FRAME OVF) - · SPI command to another state If a WUF and/or LWU event occurs, the wake request for the corresponding wake event flag (WUF and/or LWU) flag is set. At this point, an interrupt is provided to the MCU using the nINT pin if enabled and by pulling down the RXD pin. To enter selective wake mode, the following conditions must be met: - · Selective Wake Configured, SWCFG, flag is set - All Selective Wake registers must be written followed by a read to be sure they are programmed correctly for the proper frame detection and selective wake configuration. Once configured, the SWCFG bit should be set to 1b. - Selective Wake Error, SWERR, flag is cleared - Set Selective Wake Enable (SW EN) = 1b, register 8'h10[7] = 1b 資料に関するフィードバック(ご意見やお問い合わせ)を送信 注 If a fault condition or FRAME\_OVF forces the device into sleep mode, fail-safe mode disabled, or into fail-safe mode SW\_EN is disabled turning off selective wake function. 注 # 8.4.5.2 Frame Detection The frame detection logic is what enables processing of serial data, or CAN frames, from the CAN bus. The device has selective wake control registers to set up the device to look for a programmed match using either the CAN ID (11 bit or 29 bit), or the CAN ID plus the data frame including data masking. If the detected CAN frame received from the bus matches the configured requirements in the frame detection logic it is called a WakeOUp Frame (WUF). Before frame detection may be enabled or used the data needed for validation, or match, of the WUF needs to be correctly configured in the device registers. Once the device has been correctly configured to allow frame detection, or selective wake function the SWCFG (Selective Wake Configuration) must be set to load the parameters for WUF for the device. If a valid WUF is detected it is shown via the CANINT flag, including selective wake up. When frame detection is enabled and the bus is biased to 2.5V from a valid WUP, several other actions may take place as the logic is decoding the CAN frames the device receives on the bus. These include error detection and counting and the indication of reception of a CAN frame via the CAN\_SYNC and CAN\_SYNC\_FD flags. If a Frame Overflow (FRAME\_OVF) occurs while in frame detection mode, it is disabled, clearing the SW\_EN bit. When frame detection is enabled transitioning from a mode where the receiver bias is not on up to four CAN frames for 500kbps and slower data rates and up to eight CAN frames for greater than 500kbps may be ignored by the device until the frame detection is stabilized. The procedure to correctly configure the device to use frame detection and selective wake up is: - Write all control registers for frame detection (selective wake), Selective Wake Config 1-4 (Registers 8'h44 through 8'h47), and ID and ID mask (Registers 8'h30 and 8'h40). - Recommend reading all Selective Wake registers, allowing the software to confirm the device was written and thus configured properly. - Set Selective Wake Configured (SWCFG) bit to 1b, register 8'4F[7] = 1b. - Set Selective Wake Enable = 1b, register 8'h10[7] = 1b. If a SWERR interrupt then occurs from the Frame Overflow flag, the Frame Overflow interrupt needs to be cleared, and then the SWCFG bit must be set again to 1b. ## 8.4.5.3 Wake-Up Frame (WUF) Validation When the following conditions are all met, the received frame shall be valid as a Wake-Up Frame (WUF): - The received frame is a Classical CAN data frame when DLC (Data Length Code) matching is not disabled. The frame may also be a remote frame when DLC matching is disabled. - The ID (as defined in ISO 11898-1:2024, 8.4.2.2) of the received Classical CAN frame is exactly matching a configured ID in the relevant bit positions. The relevant bit positions are given by an ID-mask illustrated in WUF DLC Validation - The DLC (as defined in ISO 11898-1:2024, 8.4.2.4) of the received Classical CAN data frame is exactly matching a configured DLC. See the mechanism illustrated in ⋈ 8-20. Optionally, this DLC matching condition may be disabled by configuration in the implementation. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 41 - When the DLC is greater than 0 and DLC matching is enabled, the data field (as defined in ISO 11898-1:2024, 8.4.2.5) of the received frame has at least one bit set in a bit position which corresponds to a set bit in the configured data mask. See the mechanism illustrated in WUF DLC Validation. - A correct cyclic redundancy check (CRC) has been received, including a recessive CRC delimiter, and no error (according to ISO 11898-1:2024, 10.11) is detected prior to the acknowledgment (ACK) Slot. ## 8.4.5.4 WUF ID Validation The ID of the received frame matches the configured ID in all required bit positions. The relevant bit positions are determined by the configured ID in 8'h30 through 8'h33 and the programmed ID mask in 8'h34 through 8'h38. Classic Base Frame Format (CBFF) 11-bit Base ID and Classic Extended Frame Format (CEFF) 29-bit Extended ID and ID masks are supported. All masked ID bits except "do not care" must match exactly the configured ID bits for a WUF validation. If the masked ID bits are configured as "do not care" then both "1" and "0" are accepted in the ID. In the ID mask register a 1 represents "do not care". ☑ 8-19 shows an example for valid WUF ID and corresponding ID Mask register 図 8-19. ID and ID Mask Example for WUF ## 8.4.5.5 WUF DLC Validation The DLC (Data Length Code) of the received frame must match exactly the configured DLC if the data mask bit is set. The DLC is configured in 8'h38[4:1]. The data mask bit is set in 8'h38[0]. While the FD DLC are included in this table, it is important to note that selective wake only works for classic CAN frames, so CAN FD codes aren't used in WUF validation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 8-2. DLC | Frames | | | Number of Data Bytes | | | |------------------------------|------|--------|----------------------|--------|----------------------| | riailles | DLC3 | DLC2 | DLC1 | DLC0 | Number of Data Bytes | | | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 1 | | | 0 | 0 | 1 | 0 | 2 | | | 0 | 0 | 1 | 1 | 3 | | Classical Frames & FD Frames | 0 | 1 | 0 | 0 | 4 | | a i B i i amee | 0 | 1 | 0 | 1 | 5 | | | 0 | 1 | 1 | 0 | 6 | | | 0 | 1 | 1 | 1 | 7 | | | 1 | 0 | 0 | 0 | 8 | | Classical Frames | 1 | 0 or 1 | 0 or 1 | 0 or 1 | 8 | | | 1 | 0 | 0 | 1 | 12 | | | 1 | 0 | 1 | 0 | 16 | | | 1 | 0 | 1 | 1 | 20 | | FD Frames | 1 | 1 | 0 | 0 | 24 | | | 1 | 1 | 0 | 1 | 32 | | | 1 | 1 | 1 | 0 | 48 | | | 1 | 1 | 1 | 1 | 64 | #### 8.4.5.6 WUF Data Validation When the Data mask is enabled via the data mask bit, the data of the received frame must match the configured Data where at least one logic high (1) bit within the data field of the received frame matches a logic high (1) of the data field within the configured data. The relevant bit positions are determined by the configured Data in 8'h39 through 8'h40 and enabled by Data mask enable in 8'h38[0]. An example of a matching and non-matching Data is shown in $\boxtimes$ 8-20 図 8-20. Data Field Validation for WUF Example The selective wake data validation makes sure the last byte sent on the bus is interpreted as data mask byte 0. This means for 8 bytes of data, the first byte sent is interpreted as data mask byte 7. For a DLC of 3, the last byte sent on the bus is interpreted as data mask byte 0 and the first byte sent is interpreted as data mask byte 2. The following are a few examples of which bytes are used for various bytes sent and received. 図 8-21. Data register mask values for different DLC values ## 8.4.5.7 Frame error counter Upon activation of the selective wake up function and upon the expiration of $t_{SILENCE}$ the CAN frame error counter is set to zero. This error counter determines the CAN frame errors detected by the device. The error counter is at 8'h45 and is called FRAME\_CNTx. The initial counter value is zero and is incremented by 1 for every received frame error detected (stuff bit, CRC or CRC delimiter form error). The counter is decremented by 1 for every correctly received CAN frame assuming the counter is not zero. If the device is set for passive on CAN with flexible data rate frames, any frame detected as a CAN FD frame has no impact on the frame error counter (no increment or decrement). If a valid Classical CAN frame has been received and the counter is not zero the counter shall be decremented by one. Dominant bits between the CRC delimiter and the end of the intermission field do not increase the frame error counter. On each increment or decrement of the error counter, the decoder unit waits for nBits\_idle recessive bits before considering a dominant bit as a start of frame (SOF). See 🗵 8-22 for the position of the mandatory start of frame detection when classic CAN frame was received and in case of error scenario. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 図 8-22. Mandatory SOF Detection after Classic CAN Frames and Error Scenarios The default value for the frame error counter threshold is 31, so that on the 32nd error, the frame overflow flag (FRAME\_OVF) is set. When the WUP is sent, the CAN bus will bias to a recessive level, activating the WUF receiver. Up to four (or eight when bit rate > 500kbps) consecutive Classic CAN data and/or remote frames that start after the bias reaction time, $t_{Bias}$ , has elapsed might be either ignored, no error counter increase of failure, or judged as erroneous (error counter increases even in case of no error). Received frames in CEFF with non-nominal reserved bits (SRR, r0) dp not lead to an increase of the error counter. The frame error counter is compared to the frame error counter threshold, FRAME\_CNT\_THRESHOLD in 8'h46. If the counter overflows the threshold the frame error overflow flag, FRAME\_OVF, is set. The default value for the frame error counter threshold is 31 so that on the 32nd error the overflow flag is set. However, if the application requires a different frame error count overflow threshold the required value may be programmed into the FRAME\_CNT\_THRESHOLD register. The counter is reset by the following: disabling the frame detection, CANSLNT flag set, and setting register 8'h46 = 1b. The description for the errors detected: - **Stuff bit error:** A stuff bit error is detected when the 6th consecutive bit of the same state (level) is received. CAN message coding should have had a stuff bit at this bit position in the data stream. - CRC error: The CRC sequence consists of the result of the CRC calculation by the transmitting node. This device calculates the CRC with the same polynomial as the transmitting node. A CRC error is detected if the calculated result is not the same as the result received in the CRC sequence. - CRC delimiter error: The CRC delimiter error is detected when a bit of the wrong state (logic low / dominant) is received in the CRC delimiter bit position which is defined as logic high (recessive). # 8.4.5.8 CAN FD Frame Tolerance After receiving a FD Format indicator (FDF) followed by a dominant res bit, the decoder unit waits for $n_{Bits\_idle}$ recessive bits before considering a further dominant bit as a SOF as per $\boxtimes$ 8-22. $\bigstar$ 8-3 defines $n_{Bits\_idle}$ . #### 表 8-3. Number of Recessive Bits Prior to Next SOF | Parameter | Notation | Va | lue | | |-------------------------------------------------------|------------------------|---------|-----|--| | Falanielei | Notation | Min Max | | | | Number of recessive bits before a new SOF is accepted | n <sub>Bits_idle</sub> | 6 | 10 | | There are two bitfilter options available to support different combinations of arbitration and data phase bit rates. Register 8'h47[4] is where the p<sub>Bitfilter</sub> option is selected. - Bitfilter 1: A data phase bit rate ≤ four times the arbitration rate or 2Mbps whichever is lower shall be supported - Bitfilter 2: A data phase bit rate ≤ ten times the arbitration rate or 5Mbps whichever is lower shall be supported Dominant signals ≤ the minimum pBitfilter, see $\frac{1}{2}$ 8-4, of the arbitration bit time in duration is not considered valid and does not restart the recessive bit counter. Dominant signals ≥ the maximum of pBitfilter of the arbitration bit time duration restart the recessive bit counter. 表 8-4. Number of Recessive Bits Prior to Next SOF | Parameter | Notation | Value | | | | |-------------------------------|-------------|-------|----------------------|--|--| | | Notation | Min | <b>Max</b><br>17.50% | | | | CAN FD data phase bitfilter 1 | pBitfilter1 | 5.00% | 17.50% | | | | CAN FD data phase bitfilter 2 | pBitfilter2 | 2.50% | 8.75% | | | #### 8.4.6 Fail-safe Features The TCAN146x-Q1 has fail-safe features that can be used to reduce node power consumption for a node system issue. This can be separated into two operation modes, sleep and fail-safe. #### 8.4.6.1 Sleep Mode via Sleep Wake Error The sleep wake error (SWE) timer is a timer used to determine if specific external and internal functions are working and is disabled by default. 🗵 8-23 provides an overview of when SWE timer is on and starts or off when fail-safe mode is enabled. This feature is enabled by setting 8'h1C[7] SWE EN to 1b. If enabled, when the device wakes up from a CAN bus WUP or a local wake standby mode is entered. Once in standby mode, the $t_{\text{SILENCE}}$ and $t_{\text{INACTIVE}}$ timers start. If $t_{\text{INACTIVE}}$ expires, the device re-enters sleep mode. When the device receives a CANINT, LWU or FRAME\_OVF such that the device leaves sleep mode and enters standby mode, the processor has until $t_{\text{INACTIVE}}$ expires to clear the flags and place the device into normal mode. If this does not happen, the device enters sleep mode. When in standby, normal or listen mode and $t_{\text{SILENCE}}$ (SWE\_EN=1b) or CANSLNT (SWE\_DIS=0b) persists for $t_{\text{INACTIVE}}$ , the device enters sleep mode. Examples of events that can create this are the processor is no longer working and not able to exercise the SPI bus, a go to sleep command comes in and the processor is not able to receive the command or is not able to respond. 注 If the INH/LIMP pin for the TCAN1469-Q1 is configured as a LIMP pin, the $t_{\text{INACTIVE}}$ expiration causes the LIMP pin to assert and stay on until turned off by the processor. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 8-23. Sleep Wake Error (SWE) Timer if Enabled #### 8.4.6.2 Fail-safe Mode Fail-safe mode is a low power mode that different faults can cause the device to enter. Once in this mode, the SWE timer starts, if enabled. This provides a window of time to clear the faults and receive a wake event. If the faults are not cleared or a wake event doesn't take place prior to t<sub>INACTIVE</sub> the device enters sleep mode to reduce power consumption. The fault must be cleared before a wake event is recognized for the device to enter the correct operating mode. This mode is default on and can be disabled by setting register 8'h17[0] = 1b. A fail-safe mode counter is available that after a set number of events in a row the device performs the programmed action which can include going to sleep and a WUP or LWU event does not wake the device. A power on reset is required. The counter is default disabled and can be enabled at 8'h17[7]. The counter expiration action is at 8'h17[6:4]. The number of events before action is programmed is set at 8'h18[7:4] with a value up to 15 events. 8'h18[3:0] is the running up/down fail-safe event counter that can be read and cleared. If fail-safe mode is entered a global interrupt is issued, 8'h53[5] and the reason for entering fail-safe mode is provided by register 8'h17[3:1]. 注 - Fail-safe counter counts each event. The term "in a row" means each event that happens without the counter being cleared and does not mean within a specified time. - The fail-safe counter needs to be cleared after each time the device enters fail-safe mode to avoid unwanted actions. - Entering fail-safe mode clears CAN\_WUP\_DIS and SW\_EN bits and need to be reset if used. ## 8.4.7 Protection Features The TCAN146x-Q1 has several protection features that are described as follows. #### 8.4.7.1 Driver and Receiver Function The TXD and RXD pins are input and output between the processor and the CAN physical layer transceiver. The digital logic input and output levels for these devices are TTL levels for compatibility with protocol controllers having 1.8V, 3.3V or 5V logic or I/O. $\frac{1}{5}$ 8-5 and $\frac{1}{5}$ 8-6 provides the states of the CAN driver and CAN receiver in each mode. 表 8-5. Driver Function Table | DEVICE MODE | TXD INPUT | BUS OUTPUTS DRIVEN BUS | | DRIVEN BUS STATE | |-------------|-----------|-------------------------|------|------------------| | | TAD INFOT | CANH | CANL | DRIVEN BOS STATE | | Normal | L | Н | L | Dominant | | | H or Open | Z | Z | Biased Recessive | | Standby | Х | Z | Z | Weak Pull to GND | | Listen | Х | Z | Z | Biased to ~ 2.5V | | Sleep | Х | Z | Z | Weak Pull to GND | 表 8-6. Receiver Function Table Normal and Standby Modes | DEVICE MODE | DEVICE MODE CAN DIFFERENTIAL INPUTS VID = VCANH - VCANL | | RXD TERMINAL | |---------------|-----------------------------------------------------------|-----------|--------------| | | V <sub>ID</sub> ≥ 0.9V | Dominant | L | | Normal/Listen | 0.5V < V <sub>ID</sub> < 0.9V | Undefined | Undefined | | | V <sub>ID</sub> ≤ 0.5V | Recessive | Н | | | V <sub>ID</sub> ≥ 1.15V | Dominant | | | Standby/Sleep | 0.4V < V <sub>ID</sub> < 1.15V | Undefined | See 図 8-13 | | | V <sub>ID</sub> ≤ 0.4V | Recessive | | | Any | Open (V <sub>ID</sub> ≈ 0V) | Open | Н | ## 8.4.7.2 Floating Terminals There are internal pull ups on critical terminals to place the device into known states if the terminal floats. See 表 8-7 for details on terminal bias conditions. 表 8-7. Terminal Bias | TERMINAL | PULL UP or PULL DOWN | COMMENT | |----------|----------------------|---------------------------------------------------| | SCK | Pull up | Weakly biases input | | SDI | Pull up | Weakly biases input | | nCS | Pull up | Weakly biases input so the device is not selected | | RXD | Pull up | Active when CAN transceiver is off. | | TXD | Pull up | Weakly biases input | 注 The internal bias should not be relied upon as only termination, especially in noisy environments but should be considered a fail-safe protection. Special care needs to be taken when the device is used with MCUs using open drain outputs. # 8.4.7.3 TXD Dominant Time Out (DTO) The TCAN146x-Q1 supports dominant state time out. This is an internal function based upon the TXD path. The TXD DTO circuit prevents the local node from blocking network communication in event of a hardware or software failure where TXD is held dominant (LOW) longer than the time out period $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen on TXD terminal, thus clearing the time out constant of the circuit, $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal (HIGH) is seen on TXD terminal; thus, clearing the dominant time out. The receiver remains active and the RXD terminal reflects the activity on the CAN bus and the bus terminals is biased to recessive level during a TXD DTO fault. This feature can be disabled by using register 8'h10[6] = 1b, DTO\_DIS. 注 The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. # 8.4.7.4 CAN Bus Short Circuit Current Limiting These devices have several protection features that limit the short circuit current when a CAN bus line is shorted. These include CAN driver current limiting (dominant and recessive). The device has TXD dominant time out which prevents permanently having the higher short circuit current of dominant state for a system fault. During CAN communication the bus switches between dominant and recessive states; thus, the short circuit current may be viewed either as the current during each bus state or as a DC average current. For system current and power considerations in the termination resistors and common mode choke ratings the average short circuit current should be used. The percentage dominant is limited by the TXD dominant time out and CAN protocol which has forced state changes and recessive bits such as bit stuffing, control fields, and inter frame space. This provides a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits. 注 The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated using $\pm$ 1. I<sub>OS(AVG)</sub> = %Transmit x [(%REC\_Bits x IOS(SS)\_REC) + (%DOM\_Bits x IOS(SS)\_DOM)] + [%Receive x IOS(SS)\_REC] (1) # Where - I<sub>OS(AVG)</sub> is the average short circuit current. - %Transmit is the percentage the node is transmitting CAN messages. - %Receive is the percentage the node is receiving CAN messages. - %REC Bits is the percentage of recessive bits in the transmitted CAN messages. - %DOM Bits is the percentage of dominant bits in the transmitted CAN messages. - IOS(SS)\_REC is the recessive steady state short circuit current and IOS(SS)\_DOM is the dominant steady state short circuit current. 注 The short circuit current and possible fault cases of the network should be taken into consideration when sizing the power ratings of the termination resistance, other network components, and the power supply used to generate $V_{SUP}$ . #### 8.4.7.5 Thermal Shutdown The TCAN146x-Q1 has two trigger points for thermal events. The first is a thermal shutdown warning. Once the temperature exceeds this limit, an interrupt is issued. The second is the actual thermal shutdown (TSD) event. This is a device preservation event. If the junction temperature of the device exceeds the thermal shut down threshold the device turns off the CAN transceiver and CAN transceiver circuitry, thus blocking the signal to bus transmission path. A thermal shut down interrupt flag is set, and an interrupt is inserted so that the microprocessor is informed. If this event happens, other interrupt flags may be set as an example a bus fault where the CAN bus is shorted to $V_{BAT}$ . When this happens, the digital core and SPI interface is still active. After a time of $\approx 300$ ms the device checks the temperature of the junction. Thermal shutdown timer, $t_{TSD}$ , starts when TSD fault event starts and exit to sleep mode when TSD fault is not present when TSD timer is expired. While in thermal shut down protected mode, a SPI write to change the device to either Normal or Standby mode is ignored while writes to change to sleep mode are accepted. If the TSD event takes place and fail-safe mode is enabled, the same process takes place with and instead off thermal shut down protected stated it enters fail-safe mode. 注 If a thermal shut down event happens while the device is experiencing a $V_{IO}$ under voltage event, the device enters sleep mode if fail-safe mode is disabled. # 8.4.7.6 Under-Voltage Lockout (UVLO) and Unpowered Device There are three under-voltage events monitored in the TCAN146x-Q1, $V_{SUP}$ , $V_{IO}$ and $V_{CC}$ . The three supply terminals are input sources for the TCAN146x-Q1 and have under-voltage detection circuitry which places the device in a protected state if an under-voltage fault occurs, $UV_{SUP}$ , $UV_{CC}$ and $UV_{IO}$ . This protects the bus during an under-voltage event on these terminals. If $V_{SUP}$ experiences an under-voltage event, the device loses the source needed to keep the internal regulators active. This causes the device to go into a state where communication between the microprocessor and the TCAN146x-Q1 is disabled. The TCAN146x-Q1 is not able to receive information from the bus; and thus, does not pass any signals from the bus, including any Bus Wake via BWRR signals to the microprocessor. See $\frac{1}{8}$ 8-9. For under-voltage events, there is a filter time, $t_{UVFLTR}$ , that the even must last longer than for the $t_{UVSLP}$ timer to start. Once the $t_{UVSLP}$ timer expires and the under-voltage condition is still present, the device enters sleep mode or fail-safe mode if enabled. ## 8.4.7.6.1 UV<sub>SUP</sub>, UV<sub>CC</sub> If $UV_{SUP}$ decreases to below $UV_{SUPF}$ , the device is in standby mode for any case except for when the device is in sleep mode. When in sleep mode, a $UV_{SUP}$ event does not cause the device to transition to standby mode. A $UV_{SUP}$ event causes the INH pin to turn off. When $V_{SUP}$ is greater than $UV_{SUP}$ , INH turns on and the SWE timer starts if enabled. If $V_{SUP}$ decreases below $V_{SUP(PU)F}$ , the TCAN146x-Q1 shuts everything down as the POR level has been reached. When $V_{SUP}$ returns, the device comes up as an initial power on. All registers are cleared and the device has to be reconfigured. If an under-voltage event takes place on the $V_{CC}$ pin, the device starts $t_{UVSLP}$ timer to determine if this is a real event. If after the timer times out, the device enters fail-safe or sleep mode depending upon device set up. See $\boxtimes$ 8-24. The TCAN146x-Q1 also provides voltage over protection on the $V_{CC}$ input. Once detected, the device enters fail-safe or sleep mode depending upon device set up. See $\gtrapprox$ 8-8 for the relationship between $V_{SUP}$ and $V_{CC}$ . 表 8-8. UV<sub>SUP</sub>, UV<sub>CC</sub> | V <sub>SUP</sub> | V <sub>CC</sub> | DEVICE STATE | BUS | RXD | |---------------------|--------------------|--------------------|----------------|------------------| | > UV <sub>SUP</sub> | > UV <sub>CC</sub> | Normal | Per TXD | Mirrors Bus | | > UV <sub>SUP</sub> | < UV <sub>CC</sub> | Fail-safe or Sleep | High Impedance | High (Recessive) | | < UV <sub>SUP</sub> | NA | Power off | High Impedance | High Impedance | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 8-24. UV<sub>CC</sub> State Diagram 泔 SWE timer and $t_{INACTIVE}$ branches are valid if 8'h1C[7] SWE\_EN = 1b ## 8.4.7.6.2 UV<sub>IO</sub> If $V_{IO}$ drops below $UV_{IO}$ under-voltage detection several functions are disabled. The transceiver switches off and disengages from the bus until $V_{IO}$ has recovered. When $UV_{IO}$ triggers, the $t_{UV}$ timer starts. If the timer times out and the $UV_{IO}$ is still there, the device enters sleep mode. See $\boxtimes$ 8-10, $\boxtimes$ 8-11. Once in sleep mode, a wake event is required to place the TCAN146x-Q1 into standby mode and enable the INH pin. As registers are cleared in sleep mode, the $UV_{IO}$ interrupt flag is lost. If the $UV_{IO}$ event is still in place, the cycle repeats. If during a thermal shut down event a $UV_{IO}$ event happens, the device automatically enters sleep mode. See $\boxtimes$ 8-25 on how $UV_{IO}$ behaves. 図 8-25. UV<sub>IO</sub> State Diagram 注 SWE timer and $t_{INACTIVE}$ branches are valid if 8'h1C[7] SWE\_EN = 1b The device is designed to be *passive* or *no load* to the CAN bus if the device is unpowered. The bus terminals (CANH, CANL) have low leakage currents when the device is unpowered not loading the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains operational. Logic terminals also have low leakage currents when the device is unpowered, which avoids loading other circuits which can remain powered. The UVLO circuit monitors both rising and falling edge of a power rail when ramping and declining. #### 8.4.7.6.2.1 Fault Behavior During a $UV_{IO}$ , $UV_{CC}$ or TSD fault the TCAN146x-Q1 automatically does the following to keep the digital core in a known state. 表 8-9. Under Voltage Lockout I and O Level Shifting Devices | V <sub>SUP</sub> | V <sub>IO</sub> | V <sub>CC</sub> | DEVICE STATE | BUS | RXD | |---------------------|--------------------|--------------------|------------------------------------------------------|----------------|------------------| | > UV <sub>SUP</sub> | > UV <sub>IO</sub> | > UV <sub>CC</sub> | Normal | Per TXD | Mirrors Bus | | > UV <sub>SUP</sub> | > UV <sub>IO</sub> | < UV <sub>CC</sub> | Fail-safe or Sleep | High Impedance | High (Recessive) | | < UV <sub>SUP</sub> | > UV <sub>IO</sub> | NA | Power Off | High Impedance | High (Recessive) | | > UV <sub>SUP</sub> | < UV <sub>IO</sub> | > UV <sub>CC</sub> | Fail-safe or $UV_{IO}$ Protected $\rightarrow$ Sleep | High Impedance | High Impedance | | > UV <sub>SUP</sub> | < UV <sub>IO</sub> | < UV <sub>CC</sub> | Fail-safe or Sleep | High Impedance | High Impedance | | < UV <sub>SUP</sub> | < UV <sub>IO</sub> | NA | Power Off | High Impedance | High Impedance | 注 Once an under-voltage condition and interrupt flags are cleared and the $V_{SUP}$ supply has returned to valid level the device typically needs $t_{MODE\_x}$ to transition to normal operation. The host processor should not attempt to send or receive messages until this transition time has expired. If $V_{SUP}$ has an under-voltage event, the device goes into a protected mode which disables the wake-up receiver and places the RXD output into a high impedance state. # 8.4.7.7 Watchdog (TCAN1469-Q1) The TCAN1469-Q1 has an integrated watchdog function that supports three watchdog types; a window watchdog, a time-out watchdog, and a question and answer (Q&A) watchdog. These are highly configurable using the SPI pins for programming. This function is default disabled. When enabled, the watchdog timer does not start until the first input trigger event to register 8'h15 when in normal and standby (when enabled) operational modes. The watchdog timer is off in sleep mode. When in sleep mode the watchdog is disabled and requires the first watchdog trigger to start again once entering one of the allowed modes of operation. This is the same behavior when entering Fail-safe mode. The INH pin can be used as a node reset by turning off the node power and turning it back on after 300ms. There are two programmable configuration for this function. This feature is enabled by configuring the WD\_ACT bits in the WD\_CONFIG1 register 8'h13[1:0], see $\boxtimes$ 8-26. The INH pin can be programmed as a LIMP function which provides a limp home capability when connected to external circuitry. Otherwise the nINT will reflect a watchdog failure and any specific programmed action. When in sleep mode, the limp pin is normally off, but if entered with it on, it will stay on. The LIMP pin turn off method can be programmed by using DEVICE\_CONFIG1 register 8'h1A[3:2], LIMP\_SEL\_RESET. When the error counter reaches the watchdog trigger event level, the LIMP pin turns on connecting V<sub>SUP</sub> to the pin as described in the LIMP pin section. The watchdog flow chart $\boxtimes$ 8-27 provide the general flow for all three watchdog configurations and general behavior when LIMP pin is enabled instead of INH. 図 8-26. Watchdog Flow Chart INH Pin 図 8-27. Watchdog Flow Chart LIMP Pin #### 8.4.7.7.1 Watchdog Error Counter The TCAN1469-Q1 has a watchdog error counter. This counter is an up down counter that increments for every missed window or incorrect input watchdog trigger event. For every correct input trigger, the counter decrements but does not drop below zero. The default trigger for this counter is set to trigger a watchdog error event. This counter can be change to the fifth or ninth error. The error counter can be read at register 8'h13[3:2]. ## 8.4.7.7.2 Watchdog SPI Control Programming The watchdog is configured and controlled using registers 8'h13 through 8'h15. These registers are provided in table $\frac{1}{8}$ 8-10. The TCAN1469-Q1 watchdog can be set as a time-out, window or question and answer (Q&A) watchdog by setting 8'h13[7:6] to the method of choice. The time-out and window watchdog timer is based upon registers 8'h13[5:4] WD prescaler and 8'h14[7:5] WD timer and is in ms. See Table $\frac{1}{8}$ 8-10 for the achievable times. If using smaller time windows, it is suggested to use the Time-out version of the watchdog. This is for times between 4ms and 64ms. 表 8-10. Watchdog Window and Time-out Timer Configuration (ms) | WD_TIMER (ms) | 8'h13[5:4] WD_PRE | | | | | |---------------|-------------------|--------------|------|------|--| | 8'h14[7:5] | 00 | 01 (default) | 10 | 11 | | | 000 (default) | 4 | 8 | 12 | 16 | | | 001 | 32 | 64 | 96 | 128 | | | 010 | 128 | 256 | 384 | 512 | | | 011 | 256 | 384 | 512 | 768 | | | 100 | 512 | 1024 | 1536 | 2048 | | | 101 | 2048 | 4096 | 6144 | 8192 | | | 110 | 10240 | 20240 | RSVD | RSVD | | | 1111 | RSVD | RSVD | RSVD | RSVD | | 注 If timing parameters are changed while the watchdog is running, the WD stops until after the first input trigger event after the new parameters have been programmed at which time it runs based upon the new timing parameters. ## 8.4.7.7.2.1 Watchdog Configuration Registers Lock and Unlock To avoid inadvertent watchdog configuration changes the TCAN1469-Q1 implements a watchdog configuration register locking and unlocking mechanism. This impacts registers 8'h13, 8'h14, 8'h16 and 8'h2D. These registers can only be programmed in standby mode. The WD trigger write to 8'h15 automatically lock these registers. Once these registers are locked, a SPI write to them is treated as a WD failure. To unlock these registers, the device must transition into standby mode from normal or listen mode, see $\boxtimes$ 8-28. This unlock is good for one write to each of the registers. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 図 8-28. Watchdog Lock and Unlock Flow Chart 注 (1) Registers 8'h13, 8'h14, 8'h16, and 8'h2D are allowed one write each after entering standby mode before being relocked. #### 8.4.7.7.3 Watchdog Timing The TCAN1469-Q1 provides three methods for setting up the watchdog. If more frequent, < 64ms, input trigger events are desired it is suggested to us the Time-out timer as this is an event within the time event and not specific to an open window. When using the window watchdog, it is important to understand the closed and open window aspects. The TCAN1469-Q1 are set up with a 50%/50% open and closed window and is based on an internal oscillator with a $\pm$ 10% accuracy range. To determine when to provide the input trigger, this variance needs to be considered. Using the 60ms nominal total window provides a closed and open window that are each 30 ms. Taking the $\pm$ 10% internal oscillator into account means the total window could be 54ms, $t_{WINDOW}$ , MIN or 66ms, $t_{WINDOW}$ MAX. The closed and open window would then be 27ms, $t_{WDOUT}$ MIN, or 33ms, $t_{WDOUT}$ MIN. From the 54ms total window and 33ms closed window the total open window is 21ms. The trigger event needs to happen at the 43.5ms $\pm$ 10.5ms, safe trigger area. The same method is used for the other window values. $\boxtimes$ 8-29 provides the above information graphically. Once the WD trigger is written, the current Window is terminated and a new Closed Window is started. 図 8-29. Window Watchdog Timing Diagram #### 8.4.7.7.4 Question and Answer Watchdog The TCAN1469-Q1 includes a question and answer watchdog selectable from SPI. Device defaults to disabled. Question and Answer WD Example explains the WD initialization events. #### 8.4.7.7.4.1 WD Question and Answer Basic Information A Question and Answer (Q&A) watchdog is a type of watchdog where instead of simply resetting the watchdog via a SPI write, the MCU must read a 'question' from the TCAN1469-Q1, do math based on the question and then write the computed answers back to the TCAN1469-Q1. The correct answer is a 4-byte response. Each byte must be written in order and with the correct timing to have a correct answer. There are 2 watchdog windows, referred to as WD Response window #1 and WD Response window #2 ( $\boxtimes$ 8-31 WD QA Windows as example). The size of each window is 50% of the total watchdog window time, $t_{WD\_RESP\_WIN1} + t_{WD\_RESP\_WIN2}$ , which is selected from the WD\_TIMER and WD\_PRE register bits. Each watchdog question and answer is a full watchdog cycle. The general process is that the MCU reads the question during WD Response Window #1. The CPU must perform a mathematical function on the question, resulting in 4 bytes of answers. 3 of the 4 answer bytes must be written to the answer register within the WD Response Window #1, in correct order. The last answer must be written to the answer register after the first response window, inside of WD Response Window #2. If all 4 answer bytes were correct and in the correct order, then the response is considered good, the error counter is decremented and a new question is generated, starting the cycle over again. Once the fourth answer is written into WD Response Window #2, that window is terminated and a new WD Response Window #1 is started. The General Question & Answer timing diagram \$\mathbb{Z}\$ 8-30 provides information on how the response windows may align. Response Window 1 is associated to Closed Window in the window WD timing diagram and Response Window 2 is associated to the Open Window with all the same rules and timing information. 図 8-30. General Question & Answer Timing Diagram If anything is incorrect or missed, the response is considered bad and the watchdog question will NOT change. In addition, an error counter is incremented. Once this error counter exceeds the threshold (defined in the WD\_ERR\_CNT\_SET register field), the watchdog failure action is performed. Examples of actions are an interrupt, or reset toggle, and so no. - A. The MCU is not required to request the WD question. The MCU can start with correct answers, WD\_ANSWER\_RESP\_x bytes anywhere within RESPONSE WINDOW 1. The new WD question is always generated within one system clock cycle after the final WD\_ANSWER\_RESP\_0 answer during the previous WD Q&A sequence run. - B. The MCU can schedule other SPI commands between the WD\_ANSWER\_RESP\_x responses (even a command requesting the WD question) without any impact to the WD function as long as the WD\_ANSWER\_RESP\_[3:1] bytes are provided within the RESPONSE WINDOW 1 and WD\_ANSWER\_RESP\_0 is provided within the RESPONSE WINDOW 2. # 図 8-31. WD Q&A Sequence Run ## 8.4.7.7.4.2 Question and Answer Register and Settings There are several registers used to configure the watchdog registers, see 表 8-11. 表 8-11. List of Watchdog Related Registers | Register Address | Register Name | Description | | |------------------|----------------|--------------------------------------------------------------------|--| | 0x13 | WD_CONFIG_1 | Watchdog configuration and action in event of a failure | | | 0x14 | WD_CONFIG_2 | Sets the time of the window, and shows current error counter value | | | 0x15 | WD_INPUT_TRIG | Register to reset or start the watchdog | | | 0x16 | WD_RST_PULSE | Sets error counter threshold | | | 0x2D | WD_QA_CONFIG | Configuration related to the QA configuration | | | 0x2E | WD_QA_ANSWER | Register for writing the calculated answers | | | 0x2F | WD_QA_QUESTION | Reading the current QA question | | The WD\_CONFIG\_1 and WD\_CONFIG\_2 registers mainly deal with setting up the watchdog window time length. Refer to *Timeout, Window, and Q&A Watchdog Timer Configuration (ms)* to see the options for window sizes, and the required values for the WD\_TIMER values and WD\_PRE values. Take note that each of the 2 response windows are half of the selected value. Due to the need for several bytes of SPI to be used for each 資料に関するフィードバック(ご意見やお問い合わせ)を送信 watchdog QA event, it is recommended that windows greater than 64 ms be used when using the QA watchdog functionality. There are also different actions that can be performed when the watchdog error counter exceeds the error counter threshold. #### 8.4.7.7.4.3 WD Question and Answer Value Generation The 4-bit WD question, WD\_QA\_QUESTION[3:0], is generated by 4-bit Markov chain process. A Markov chain is a stochastic process with Markov property, which means that state changes are probabilistic, and the future state depends only on the current state. The valid and complete WD answer sequence for each WD Q&A mode is as follows: - In WD Q&A multi-answer mode: - 1. Three correct SPI WD answers are received during RESPONSE WINDOW 1. - 2. One correct SPI WD answer is received during RESPONSE WINDOW 2. - 3. In addition to the previously listed timing, the sequence of four responses shall be correct. The WD question value is latched in the WD\_QUESTION bits of the WD\_QA\_QUESTION register and can be read out at any time. The Markov chain process is clocked by the 4-bit Question counter at the transition from 1111b to 0000b. This includes the condition of a correct answer (correct answer value and correct timing response). The logic combination of the 4-bit questions WD\_QA\_QUESTION [3:0] generation is given in $\boxtimes$ 8-32. The question counter is reset to default value of 0000b and the Markov chain is re-initialized to programmed register value when a watchdog fail puts the device into standby mode. - A. Register 8'h2D[3:0] WD\_QA\_POLY\_SEED maps as bit 3 = X1, bit 2 = X2. bit 1 = X3 and bit 0 = X4. - If the current y value is 0000b, the next y value is 0001b. The next watchdog question generation process starts from that value. Any changes to WD\_QA\_CONFIG register in Standby mode will re-initialize the Markov chain to the current register value. The question counter is not affected. # 図 8-32. Watchdog Question Generation ## 8.4.7.7.4.3.1 Answer Comparison The 2-bit, watchdog-answer counter, WD\_ANSW\_CNT[1:0], counts the number of received answer-bytes and controls the generation of the reference answer-byte as shown in 🗵 8-33. At the start of each watchdog sequence, the default value of the WD\_ANSW\_CNT[1:0] counter is 11b to indicate that the watchdog expects the MCU to write the correct Answer-3 in WD\_QA\_ANSWER[7:0]. The device sets the WD\_QA\_ERR status bit as soon as one answer byte is not correct. The device clears this status bit only if the MCU writes a '1b' to this bit. # 8.4.7.7.4.3.2 Sequence of the 2-bit Watchdog Answer Counter The sequence of the 2-bit, watchdog answer-counter is as follows for each counter value: - WD\_ANSW\_CNT[1:0] = 11b: - 1. The watchdog calculates the reference Answer-3. - 2. A write access occurs. The MCU writes the Answer-3 byte in WD\_QA\_ANSWER[7:0]. - 3. The watchdog compares the reference Answer-3 with the Answer-3 byte in WD QA ANSWER[7:0]. - 4. The watchdog decrements the WD\_ANSW\_CNT[1:0] bits to 10b and sets the WD\_QA\_ERR status bit to 1 if the Answer-3 byte was incorrect. - WD\_ANSW\_CNT[1:0] = 10b: - 1. The watchdog calculates the reference Answer-2. - 2. A write access occurs. The MCU writes the Answer-2 byte in WD QA ANSWER[7:0]. - 3. The watchdog compares the reference Answer-2 with the Answer-2 byte in WD\_QA\_ANSWER[7:0]. - 4. The watchdog decrements the WD\_ANSW\_CNT[1:0] bits to 01b and sets the WD\_QA\_ERR status bit to 1 if the Answer-2 byte was incorrect. - WD\_ANSW\_CNT[1:0] = 01b: - 1. The watchdog calculates the reference Answer-1. - 2. A write access occurs. The MCU writes the Answer-1 byte in WD\_QA\_ANSWER[7:0]. - 3. The watchdog compares the reference Answer-1 with the Answer-1 byte in WD QA ANSWER[7:0]. - 4. The watchdog decrements the WD\_ANSW\_CNT[1:0] bits to 00b and sets the WD\_QA\_ERR status bit to 1 if the Answer-1 byte was incorrect. - WD ANSW CNT[1:0] = 00b: - 1. The watchdog calculates the reference Answer-0. - 2. A write access occurs. The MCU writes the Answer-0 byte in WD QA ANSWER[7:0]. - 3. The watchdog compares the reference Answer-0 with the Answer-0 byte in WD QA ANSWER[7:0]. - The watchdog sets the WD\_QA\_ERR status bit to 1 if the Answer-0 byte was incorrect. - 5. The watchdog starts a new watchdog sequence and sets the WD\_ANSW\_CNT[1:0] to 11b. The MCU needs to clear the bit by writing a '1' to the WD QA ERR bit # 表 8-12. Set of WD Questions and Corresponding WD Answers Using Default Setting | QUESTION IN | WD ANSWER BYTES (EACH BYTE TO BE WRITTEN INTO WD_QA_ANSWER REGISTER) | | | | | |----------------------------|----------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|--| | WD_QA_QUESTION<br>REGISTER | WD_ANSWER_RESP_3 | WD_ANSWER_RESP_2 | WD_ANSWER_RESP_1 | WD_ANSWER_RESP_0 | | | WD_QUESTION | WD_ANSW_CNT[1:0]<br>11b | WD_ANSW_CNT[1:0]<br>10b | WD_ANSW_CNT[1:0]<br>01b | WD_ANSW_CNT[1:0]<br>00b | | | 0x0 | FF | 0F | F0 | 00 | | | 0x1 | B0 | 40 | BF | 4F | | | 0x2 | E9 | 19 | E6 | 16 | | | 0x3 | A6 | 56 | A9 | 59 | | | 0x4 | 75 | 85 | 7A | 8A | | | 0x5 | 3A | CA | 35 | C5 | | | 0x6 | 63 | 93 | 6C | 9C | | | 0x7 | 2C | DC | 23 | D3 | | | 0x8 | D2 | 22 | DD | 2D | | | 0x9 | 9D | 6D | 92 | 62 | | | 0xA | C4 | 34 | СВ | 3B | | | 0xB | 8B | 7B | 84 | 74 | | | 0xC | 58 | A8 | 57 | A7 | | | 0xD | 17 | E7 | 18 | E8 | | | 0xE | 4E | BE | 41 | B1 | | | 0xF | 01 | F1 | 0E | FE | | 図 8-33. WD Expected Answer Generation # 表 8-13. Correct and Incorrect WD Q&A Sequence Run Scenarios | NUMBER OF | WD ANSWERS | | WD_QA_ERR (in | | |----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------| | RESPONSE<br>WINDOW 1 | RESPONSE<br>WINDOW 2 | ACTION | WD_QA_QUESTION<br>Register) <sup>(1)</sup> | COMMENTS | | 0 answer | 0 answer | -New WD cycle starts after the end of<br>RESPONSE WINDOW 2<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | No answer | | 0 answer | 4 INCORRECT answers | -New WD cycle starts after the 4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | Total Answers Received = 4 | | 0 answer | 4 CORRECT answers | -New WD cycle starts after the 4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | Total Answers Received = 4 | | 0 answer | 1 CORRECT answer | -New WD cycle starts after the end of | | Less than 3 CORRECT ANSWERS in | | 1 CORRECT answer | 1 CORRECT answer | RESPONSE WINDOW 2 -Increment WD failure counter | 1b | RESPONSE WINDOW 1 and 1 CORRECT | | 2 CORRECT answers | 1 CORRECT answer | -New WD cycle starts with the same WD question | | ANSWER in RESPONSE WINDOW 2 (Total WD_ANSW_CNT[1:0] < 4) | | 0 answer | 1 INCORRECT answer | -New WD cycle starts after the end of | | Less than 3 CORRECT ANSWERS in | | 1 CORRECT answer | 1 INCORRECT answer | RESPONSÉ WINDOW 2 -Increment WD failure counter | 1b | RESPONSE WINDOW 1 and 1 INCORRECT | | 2 CORRECT answers | 1 INCORRECT answer | -New WD cycle starts with the same WD question | | ANSWER in RESPONSE WINDOW 2 (Total WD_ANSW_CNT[1:0] < 4) | | 0 answer | 4 CORRECT answers | -New WD cycle starts after the 4th WD answer | | Less than 3 CORRECT ANSWERS in WIN1 | | 1 CORRECT answer | 3 CORRECT answers | -Increment WD failure counter<br>-New WD cycle starts with the same WD | 1b | and more than 1 CORRECT ANSWER in RESPONSE WINDOW 2 (Total | | 2 CORRECT answer | 2 CORRECT answers | question | | WD_ANSW_CNT[1:0] = 4) | | 0 answer | 4 INCORRECT answers | -New WD cycle starts after the 4th WD answer | | Less than 3 CORRECT ANSWERS in | | 1 CORRECT answer | 3 INCORRECT answers | -Increment WD failure counter<br>-New WD cycle starts with the same WD | 1b | RESPONSE WINDOW 1 and more than 1 INCORRECT ANSWER in RESPONSE | | 2 CORRECT answers | 2 INCORRECT answers | question | | WINDOW 2 (Total WD_ANSW_CNT[1:0] = | | 0 answer | 3 CORRECT answers | -New WD cycle starts after the end of RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the same WD question | 1b | Less than 3 INCORRECT ANSWERS in RESPONSE WINDOW 1 and more than 1 | | 1 INCORRECT answer | 2 CORRECT answers | -New WD cycle starts after the end of | | CORRECT ANSWER in RESPONSE | | 2 INCORRECT answers | 1 CORRECT answer | RESPONSE WINDOW 2 -Increment WD failure counter -New WD cycle starts with the same WD question | 1b | WINDOW 2 (Total WD_ANSW_CNT[1:0] < 4 | | 0 answer | 3 INCORRECT answers | -New WD cycle starts after the end of | | Less than 3 INCORRECT ANSWERS in | | 1 INCORRECT answer | 2 INCORRECT answers | RESPONSE WINDOW 2 -Increment WD failure counter | 1b | RESPONSE WINDOW 1 and more than 1 | | 2 INCORRECT answers | 1 INCORRECT answer | -New WD cycle starts with the same WD question | | INCORRECT ANSWER in RESPONSE<br>WINDOW 2 (Total WD_ANSW_CNT[1:0] < 4 | | 0 answer | 4 CORRECT answers | -New WD cycle starts after the 4th WD answer | 1b | Less than 3 INCORRECT ANSWERS in | | 1 INCORRECT answer | 3 CORRECT answers | Increment WD failure counter Increment WD failure counter Increment WD cycle starts with the same WD | 1b | RESPONSE WINDOW 1 and more than 1 CORRECT ANSWER in RESPONSE | | 2 INCORRECT answers | 2 CORRECT answers | question | 7.5 | WINDOW 2 (Total WD_ANSW_CNT[1:0] = 4 | | 0 answer | 4 INCORRECT answers | -New WD cycle starts after the 4th WD answer | | Less than 3 INCORRECT ANSWERS in | | 1 INCORRECT answer | 3 INCORRECT answers | -Increment WD failure counter<br>-New WD cycle starts with the same WD | 1b | RESPONSE WINDOW 1 and more than 1 INCORRECT ANSWER in RESPONSE | | 2 INCORRECT answers | 2 INCORRECT answers | question | | WINDOW 2 (Total WD_ANSW_CNT[1:0] = 4 | | 3 CORRECT answers | 0 answer | -New WD cycle starts after the end of RESPONSE WINDOW 2 | 1b | Less than 4 CORRECT ANSWERS in | | 2 CORRECT answers | 0 answer | -Increment WD failure counter | | RESPONSE WINDOW 1 and more than 0<br>ANSWER in RESPONSE WINDOW 2 (Total | | 1 CORRECT answer | 0 answer | -New WD cycle starts with the same WD Question | 1b | WD_ANSW_CNT[1:0] < 4) | | 3 CORRECT answers | 1 CORRECT answer | -New WD cycle starts after the 4th WD answer<br>-Decrement WD failure counter<br>-New WD cycle starts with a new WD question | 0b | CORRECT SEQUENCE | | 3 CORRECT answers | 1 INCORRECT answer | -New WD cycle starts after the 4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | Total Answers Received = 4 | | 3 INCORRECT answers | 0 answer | -New WD cycle starts after the end of<br>RESPONSE WINDOW 2<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | Total Answers Received < 4 | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 表 8-13. Correct and Incorrect WD Q&A Sequence Run Scenarios (続き) | | | • | | ( = - ) | | |--------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------|--| | NUMBER OF WD ANSWERS | | | WD_QA_ERR (in | | | | RESPONSE<br>WINDOW 1 | RESPONSE<br>WINDOW 2 | ACTION | WD_QA_QUESTION<br>Register) <sup>(1)</sup> | COMMENTS | | | 3 INCORRECT answers | 1 CORRECT answer | -New WD cycle starts after the 4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | Total Answers Received = 4 | | | 3 INCORRECT answers | 1 INCORRECT answer | -New WD cycle starts after the 4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | Total Answers Received = 4 | | | 4 CORRECT answers | Not applicable | -New WD cycle starts after the 4th WD answer<br>-Increment WD failure counter<br>-New WD cycle starts with the same WD<br>question | 1b | | | | 3 CORRECT answers + 1<br>INCORRECT answer | Not applicable | -New WD cycle starts after the 4th WD answer | 1b | 4 CORRECT or INCORRECT ANSWERS in RESPONSE WINDOW 1 | | | 2 CORRECT answers + 2<br>INCORRECT answers | Not applicable | -Increment WD failure counter -New WD cycle starts with the same WD | | | | | 1 CORRECT answer + 3<br>INCORRECT answers | Not applicable | question | | | | (1) WD\_QA\_ERR is the logical OR of all QA watchdog errors ## 8.4.7.7.4.4 Question and Answer WD Example For this example, see the single sequence with the following configuration settings. ## 表 8-14. WD Function Initialization | Item | Value | Description | |--------------------------|-------------|------------------------------------------------| | Watchdog window size | 1024ms | Window size of 1024ms | | Answer Generation Option | 0 (default) | Answer generation configuration | | Question Polynomial | 0 (default) | Polynomial used to generate the question | | Question polynomial seed | A (default) | Polynomial seed used to generate questions | | WD Error Counter Limit | 15 | On the 15th fail event, do the watchdog action | ## 8.4.7.7.4.4.1 Example Configuration for Desired Behavior 表 8-15 configures the part for the example behavior. Most of the settings are power on defaults. # 表 8-15. Example Register Configuration Writes | Step | Register | Data | |------|-------------------------|-----------------------| | 1 | WD_CONFIG_1<br>(0x13) | [W] 0b11011101 / 0xDD | | 2 | WD_CONFIG_2<br>(0x14) | [W] 0b10000000 / 0x80 | | 3 | WD_RST_PULSE<br>(0x16) | [W] 0b00000111 / 0x07 | | 4 | WDT_QA_CONFIG<br>(0x2D) | [W] 0b00001010 / 0x0A | ## 8.4.7.7.4.4.2 Example of Performing a Question and Answer Sequence The normal sequence summary is as follows: - 1. Read the question - 2. Calculate the 4 answer bytes - 3. Send 3 of them within the first response window - 4. Wait and send the last byte in the second response window See $\frac{1}{8}$ 8-16 for an example of the first loop sequence. # 表 8-16. Example First Loop | Step | Register | Data | Description | |------|--------------------------|----------|-----------------------------------------------------------------------------------------------------------| | 1 | WD_INPUT_TRIG (ox15) | [W] 0xFF | Start the watchdog, also keep a timer internally to flag when response window 1 ends and window 2 starts. | | 2 | WD_QA_QUESTION<br>(0x2F) | [R] 0x3C | Read the question. Question is 0x3C | | 3 | WD_QA_ANSWER<br>(0x2E) | [W] 0x58 | Write answer 3 (See 表 8-12 Example answers to questions with default settings to see answers) | | 4 | WD_QA_ANSWER<br>(0x2E) | [W] 0xA8 | Write answer 2 | | 5 | WD_QA_ANSWER<br>(0x2E) | [W] 0x57 | Write answer 1 | | 6 | WD_QA_ANSWER<br>(0x2E) | [W] 0xA7 | Write answer 0 once window 2 has started | At this point, the user can read the WD\_QA\_QUSTION[6] (0x2F) register to determine if WD\_QA\_ERR is set. # 8.4.8 Bus Fault Detection and Communication (TCAN1469-Q1) The TCAN1469-Q1 provide advanced bus fault detection. The device can determine certain fault conditions and set a status/interrupt flag so that the MCU can understand what the fault is. Detection takes place and is Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated recorded if the fault is present during four dominant to recessive transitions with each dominant bit being ≥ $2\mu$ s. As with any bus architecture where termination resistors are at each end not every fault can be specified to the lowest level, meaning exact location. The fault detection circuitry is monitoring the CANH and CANL pins (currents) to determine if there is a short to battery, short to ground, short to each other or opens. From a system perspective, the location of the device can impact what fault can be detected. See $\boxtimes$ 8-34 as an example of node locations and how they can impact the ability to determine the actual fault location. $\boxtimes$ 8-35 through $\boxtimes$ 8-39 show the various bus faults based upon the three node configuration. $\gtrapprox$ 8-17 shows what can be detected and by which device. Bus fault detection is a system-level situation. If the fault is occurring at the ECU then the general communication of the bus is compromised. For complete coverage of a node a system level diagnostic step for each node and the ability to communicate this back to a central point is needed. **図** 8-34. Three-Node Example 図 8-35. Open Fault 2 Examples Fault 2 is any case where no termination is seen 図 8-36. Open Fault 3 and 4 Examples 図 8-37. Fault 5 and 6 Examples Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 図 8-38. Fault 7, 8 and 9 Examples 図 8-39. Fault 10 and 11 Examples # 表 8-17. Bus Fault Pin State and Detection Table | P4 - 11 - 21 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - | | | | | | | |--------------------------------------------|-----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--| | Fault # | CANH | CANL | Fault Detected | | | | | 2 | Open | Open | Depending upon open location the device detects this as no termination. | | | | | 3 | Open | Normal | Yes, but cannot tell the difference between Fault 3 and Faults 2 and 4; Device 2 and Device 3 does not see this fault | | | | | 4 | Normal | Open | Yes, but cannot tell the difference between Fault 4 and Faults 2 and 3; Device 2 and Device 3 does not see this fault | | | | | 5 | Shorted to CANL | Shorted to CANH | Yes, but not location | | | | | 6 | Shorted to V <sub>bat</sub> | Normal | Yes, but not location | | | | | 7 | Shorted to GND | Normal | Yes, but cannot tell the difference between this and Fault 10 | | | | | 8 | Normal | Shorted to V <sub>bat</sub> | Yes, but cannot tell the difference between this and Fault 11 | | | | | 9 | Normal | Shorted to GND | Yes, but not location | | | | | 10 | Shorted to GND | Shorted to GND | Yes, but cannot tell the difference between this and Fault 7 | | | | | 11 | Shorted to V <sub>bat</sub> | Shorted to V <sub>bat</sub> | Yes, but cannot tell the difference between this and Fault 8 | | | | # 表 8-18. Bus Fault Interrupt Flags Mapping to Fault Detection Number | Address | BIT(S) | DEFAUL<br>T | FLAG | DESCRIPTION | FAULT DETECTED | ACCESS | |---------|--------|-------------|------------|--------------------------------------------------------------------|-------------------|--------| | 8'h54 | 7 | 1'b0 | RSVD | Reserved | | | | | 6 | 1'b0 | RSVD | Reserved | | | | | 5 | 1'b0 | CANHCANL | CANH and CANL Shorted Together | Fault 5 | R/WC | | | 4 | 1'b0 | CANHBAT | CANH Shorted to V <sub>BAT</sub> | Fault 6 | R/WC | | | 3 | 1'b0 | CANLGND | CANL Shorted to GND | Fault 9 | R/WC | | | 2 | 1'b0 | CANBUSOPEN | CAN Bus Open (One of three possible places) | Faults 2, 3 and 4 | R/WC | | | 1 | 1'b0 | CANBUSGND | CANH Shorted to GND or Both CANH & CANL Shorted to GND | Faults 7 and 10 | R/WC | | | 0 | 1'b0 | CANBUSBAT | CANL Shorted to $V_{BAT}$ or Both CANH & CANL Shorted to $V_{BAT}$ | Faults 8 and 11 | R/WC | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 72 Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 ### 8.5 Programming The TCAN146x-Q1 uses 7-bit addressing with a read/write bit followed by one to three bytes of data. ### 8.5.1 SPI Communication The Serial Peripheral Interface (SPI) uses a standard configuration. Physically the digital interface pins are nCS (Chip Select Not), SDI (Serial Data In), SDO (Serial Data Out) and SCK (Serial Clock). Each SPI transaction is a 16, 24 or 32 bits containing an address and read/write command bit followed by one to three data bytes. Supporting two and three data bytes is accomplished using burst read and write where the address is automatically incremented for the data along with the same number of clock cycles per bit. The data shifted out on the SDO pin for the transaction always starts with the Global Status Register (byte). The SPI data input data on SDI is sampled on the low to high edge of the clock (SCK). The SPI output data on SDO is changed on the high to low edge of the clock (SCK). When programming the device in sleep mode, care must be taken to understand what the output is. An example is the device is programmed with fail-safe mode off and one of the fault conditions that puts the device in sleep mode takes place, like an $UV_{CC}$ . While in sleep mode, fail-safe mode is enabled, the device stays in sleep mode and does not switch to fail-safe mode. ### 8.5.1.1 Chip Select Not (nCS): This input pin is used to select the device for a SPI transaction. The pin is active low, so while nCS is high the Serial Data Output (SDO) pin of the device is high impedance allowing an SPI bus to be designed. When nCS is low the SDO driver is activated and communication may be started. The nCS pin is held low for a SPI transaction. A special feature on this device allows the SDO pin to immediately show the Global Fault Flag on a falling edge of nCS. #### 8.5.1.2 SPI Clock Input (SCK): This input pin is used to input the clock for the SPI to synchronize the input and output serial data bit streams. The SPI Data Input is sampled on the rising edge of SCK and the SPI Data Output is changed on the falling edge of the SCK. See $\boxtimes$ 8-40. 図 8-40. SPI Clocking ## 8.5.1.3 SPI Serial Data Input (SDI): The SDI pin is used to let the device know which address is being read from or written to. During a write, the number of clock cycles determines how many data bytes up to three are loaded into sequential addresses. The minimum number of clock cycles for a write is 16 supporting the initial address and write command followed by one byte of data as seen in $\boxtimes$ 8-41. The TCAN146x-Q1 supports burst read and write. $\boxtimes$ 8-42 shows an example of a 32-bit write which includes the initial 7-bit address, write bit and three data bytes. This all requires 32 clock cycles. Once the SPI is enabled by a low on nCS, the SDI samples the input data on each rising edge of the SPI clock (SCK). The data is shifted into an appropriately-sized shift register and after the correct number Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 73 of clock cycles the shift register is full and the SPI transaction is complete. For a write command code, the new data is written into the addressed register only after the exact number of clock cycles have been shifted in by SCK and the nCS has a rising edge to deselect the device. For a burst write if there are 31 clock cycles of SCK (1 clock cycle less than the full 3 byte write), the third byte write won't happen while the first two bytes write is executed. If the correct number of clock cycles and data are not shifted in during one SPI transaction (nCS low), the SPIERR flag is set. Example on how to write three bytes of data from one SPI write command. 図 8-42. 32-bit SPI Burst Write #### 8.5.1.4 SPI Serial Data Output (SDO): This pin is high impedance until the SPI output is enabled via nCS. Once the SPI is enabled by a low on nCS, the SDO is immediately driven high or low showing the global interrupt register 8'h50, bit 7. The Global Interrupt register, INT\_GLOBAL, is the first byte to be shifted out. The SDO pin provides data out from the device to the processor. For a write command this is the only data that is provided on the SDO pin. For a read command the one to three bytes of data from successive address is provided on the SDO line. $\boxtimes$ 8-43 and $\boxtimes$ 8-44 shows examples of a single address read and of a three sequential address read using the 32-bit burst read. The 32-bit burst read shows the global interrupt register followed by the three requested data bytes. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 注 If a read happens faster than $2\mu s$ after a write the global fault flag status may not reflect any status change that the write may have initiated. # 9 Application Information Disclaimer 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information ### 9.1.1 Signal Improvement Capable (SIC) The TCAN146x family is a group of CAN SIC transceivers that are designed to meet the signal improvement capable requirements of the ISO 11898-2:2024 CAN standard to suppress bus ringing in large or complex CAN networks. Signal Improvement Capable (SIC) was started as a CIA standard and is included in the main section of the standard called set C and outlines SIC operation to be consistent with the design methodology used in existing CAN FD networks – including continued use of 60-ohms as a nominal differential load (two 120-ohm termination resistor in parallel) as well as the wake up pattern (WUP) consisting of a dominant-recessive-dominant pattern. This implementation of the CAN standard is designed to provide CAN networks with ringing suppression while having minimal impact on other design considerations of the network such as termination type, value, placement and operation such as use of the standard WUP. ISO 11898-2:2024 CAN standard includes new CAN physical layer call CAN XL with SIC mode capability in Annex A. Annex A introduces a more stringent SIC transceiver that can work with standard CAN and CAN XL and is known as SIC mode. Annex A defines specifications primarily addressing the use of CAN XL. CAN XL also uses CAN SIC in the implementation, but defines tighter specifications to the SIC portion of the driver than standalone CAN SIC transceivers. This includes specifying driver behavior across a 50-ohm nominal load to accommodate the 100-ohm characteristic impedance and termination values used in CAN XL system. The TCAN146x can be used in systems utilizing CAN SIC node, this device also specifies behavior across the set C extended load range. Annex A defines a revision to the standard CAN bus wake up pattern, WUP, to include a second filter period appearing as dominant-recessive-dominant. The TCAN146x implements this new WUP but works in set C applications #### 9.1.2 CAN Termination The ISO 11898-2:2024 Annex A standard specifies the interconnection to be a single twisted pair cable (shielded or unshielded) with $100\Omega$ characteristic impedance (ZO). #### 9.1.2.1 Termination Resistors equal to the characteristic impedance of the line are to be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop-lines (stubs) connecting nodes to the bus are to be kept as short as possible to minimize signal reflections. Termination must be carefully placed so that removal from the bus is not possible. Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 9-1. Typical CAN Bus Termination can be a single $100\Omega$ resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired then "split termination" can be used, see $\boxtimes$ 9-2. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common mode voltage levels at the start and end of message transmissions. 図 9-2. CAN Bus Termination Concepts ## 9.1.2.2 CAN Bus Biasing Bus biasing can be normal biasing, active in normal mode and inactive in low-power mode. Automatic voltage biasing is where the bus is active in normal mode but is controlled by the voltage between CANH and CANL in lower power modes. See 2 9-3 for the state diagram on how the TCAN146x-Q1 performs automatic biasing. 図 9-3. Automatic bus biasing state diagram 図 9-4. Bus biasing by Mode 注 Fail-safe, TSD and VIO protected modes follow automatic bus biasing similar to Standby mode. # 9.2 Typical Application The TCAN146x-Q1 is typically used as the CAN FD transceiver in applications where the host microprocessor or FPGA supporting a CAN controller does not have an integrated CAN transceiver. Below is a typical application configuration for 3.3V microprocessor applications. The TCAN146x-Q1 works with 1.8V, 3.3V and 5V microprocessors when using the $V_{IO}$ pin from the microprocessor voltage regulator. The bus termination is shown for illustrative purposes. 図 9-5. Typical CAN Application for TCAN1465-Q1 Note: Add decoupling capacitors as needed. 図 9-6. Typical CAN Application for TCAN1469-Q1 # 9.2.1 Detailed Design Procedure The ISO 11898-2:2024 Annex A standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with $100\Omega$ characteristic impedance ( $Z_0$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus, the termination must be carefully placed so that two terminations always exist on the network. Termination may be a single $100\Omega$ resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions. #### 9.2.1.1 Brownout 図 9-7. INH Behavior During Brownout 注 When the TCAN146x-Q1 has a UV<sub>SUP</sub> event, the CAN bus is biased to ground. #### 9.2.2 Application Curves # 9.3 Power Supply Recommendations The TCAN146x-Q1 is designed to operate off of the battery Vbat and a 5V $V_{CC}$ supporting the CAN transceiver and low voltage CAN receiver. To support a wide range of microprocessors SPI is powered off of the $V_{IO}$ pin which supports levels 1.8V, 3.3V and 5V. A bulk capacitance, typically 10 $\mu$ F, should be placed $V_{SUP}$ supply with a 100nF cap place near the $V_{SUP}$ terminal. A bulk capacitance, typically 1 $\mu$ F, should be placed near the CAN transceiver's $V_{IO}$ supply terminal in addition to bulk capacitors near the $V_{IO}$ source. #### 9.4 Layout Robust and reliable bus node design often requires the use of external transient protection device to protect against EFT and surge transients that may occur in industrial environments. Because ESD and transients have a wide frequency bandwidth from approximately 3MHz to 3GHz, high-frequency layout techniques must be applied during PCB design. The family comes with high on-chip IEC ESD protection, but if higher levels of system level immunity are desired external TVS diodes can be used. TVS diodes and bus filtering capacitors should be 資料に関するフィードバック(ご意見やお問い合わせ) を送信 placed as close to the on-board connectors as possible to prevent noisy transient events from propagating further into the PCB and system. #### 9.4.1 Layout Guidelines Place the protection and filtering circuitry as close to the bus connector, J1, to prevent transients, ESD and noise from propagating onto the board. The layout example provides information on components around the device itself. Transient voltage suppression (TVS) device can be added for extra protection, shown as D1. The production solution can be either bi-directional TVS diode or varistor with ratings matching the application requirements. This example also shows optional bus filter capacitors C10 and C11. A series common mode choke (CMC) is placed on the CANH and CANL lines between TCAN146x-Q1 and connector J1. Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device. Use supply and ground planes to provide low inductance. 注 A high-frequency current follows the path of least impedance and not the path of least resistance. Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance. - Bypass and bulk capacitors should be placed as close as possible to the supply terminals of transceiver, examples are C1 V<sub>CC</sub> and C2 on V<sub>IO</sub>, pins and C4 and C5 on the V<sub>SUP</sub> supply. - Bus termination: this layout example shows split termination. This is where the termination is split into two resistors, R4 and R5, with the center or split tap of the termination connected to ground via capacitor C6. Split termination provides common mode filtering for the bus. When bus termination is placed on the board instead of directly on the bus, additional care must be taken to be sure the terminating node is not removed from the bus; thus, removing the termination. - As terminal 6 (SDO/nINT) is an open drain, when working as nINT, an external resistor to $V_{IO}$ is required. These can have a value between $2k\Omega$ and $10k\Omega$ . - Terminal 7(INH) can have a 100kΩ resistor to ground if not used. - Terminal 9 (WAKE) is a bi-directional wake up that is usually connected to an external switch. It should be configured as shown with C3 which is a 22nF capacitor to GND where R2 is $33k\Omega$ and R3 is $3k\Omega$ . - Terminal 14 is the nCS pin. #### 9.4.2 Layout Example 図 9-10. Example Layout # 10 Registers # 10.1 Register Maps The TCAN146x-Q1 has a comprehensive register set with 7-bit addressing. 表 10-1 lists the memory-mapped registers for the Device registers. All register offset addresses not listed in 表 10-1 should be considered as reserved locations and the register contents should not be modified. 表 10-1. Device Registers | Address | Acronym | Register Name | Section | |------------------|-------------------------------|-----------------------------------------------|---------------| | 0h + formula | DEVICE_ID_y | Device Part Number | セクション 10.1.1 | | 8h | REV_ID_MAJOR | Major Revision | セクション 10.1.2 | | 9h | REV_ID_MINOR | Minor Revision | セクション 10.1.3 | | Ah + formula | SPI_RSVD_x | SPI reserved registers | セクション 10.1.4 | | Fh | Scratch_Pad_SPI | Read and Write Test Register SPI | セクション 10.1.5 | | 10h | MODE_CNTRL | Mode configurations | セクション 10.1.6 | | 11h | WAKE_PIN_CONFIG | WAKE pin configuration | セクション 10.1.7 | | 12h | PIN_CONFIG | Pin configuration | セクション 10.1.8 | | 13h | WD_CONFIG_1 <sup>(1)</sup> | Watchdog configuration 1 | セクション 10.1.9 | | 14h | WD_CONFIG_2 <sup>(1)</sup> | Watchdog configuration 2 | セクション 10.1.10 | | 15h | WD_INPUT_TRIG <sup>(1)</sup> | Watchdog input trigger | セクション 10.1.11 | | 16h | WD_RST_PULSE <sup>(1)</sup> | Watchdog output pulse width | セクション 10.1.12 | | 17h | FSM_CONFIG | Fail safe mode configuration | セクション 10.1.13 | | 18h | FSM_CNTR | Fail safe mode counter | セクション 10.1.14 | | 19h | DEVICE_RST | Device reset | セクション 10.1.15 | | 1Ah | DEVICE_CONFIG1 | Device configuration | セクション 10.1.16 | | 1Bh | DEVICE_CONFIG2 | Device configuration | セクション 10.1.17 | | 1Ch | SWE_EN | Sleep wake error timer enable | セクション 10.1.18 | | 29h | SDO_CONFIG | Enables SDO to also support the nINT function | セクション 10.1.19 | | 2Dh | WD_QA_CONFIG | Q and A Watchdog configuration | セクション 10.1.20 | | 2Eh | WD_QA_ANSWER | Q and A Watchdog answer | セクション 10.1.21 | | 2Fh | WD_QA_QUESTION | Q and A Watchdog question | セクション 10.1.22 | | 30h | SW_ID1 <sup>(2)</sup> | Selective wake ID 1 | セクション 10.1.23 | | 31h | SW_ID2 <sup>(2)</sup> | Selective wake ID 2 | セクション 10.1.24 | | 32h | SW_ID3 <sup>(2)</sup> | Selective wake ID 3 | セクション 10.1.25 | | 33h | SW_ID4 <sup>(2)</sup> | Selective wake ID 4 | セクション 10.1.26 | | 34h | SW_ID_MASK1 <sup>(2)</sup> | Selective wake ID mask 1 | セクション 10.1.27 | | 35h | SW_ID_MASK2 <sup>(2)</sup> | Selective wake ID mask 2 | セクション 10.1.28 | | 36h | SW_ID_MASK3 <sup>(2)</sup> | Selective wake ID mask 3 | セクション 10.1.29 | | 37h | SW_ID_MASK4 <sup>(2)</sup> | Selective wake ID mask 4 | セクション 10.1.30 | | 38h | SW_ID_MASK_DLC <sup>(2)</sup> | ID Mask, DLC and Data mask enable | セクション 10.1.31 | | 39h +<br>formula | DATA_y <sup>(2)</sup> | CAN data byte 7 through 0 | セクション 10.1.32 | | 41h +<br>formula | SW_RSVD_y <sup>(2)</sup> | SW_RSVD0 through SW_RSVD4 | セクション 10.1.33 | | 44h | SW_CONFIG_1 <sup>(2)</sup> | CAN and CAN FD DR and behavior | セクション 10.1.34 | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 10-1. Device Registers (続き) | Address | Acronym | Register Name | Section | |------------------|----------------------------------|---------------------------------------------------------|---------------| | 45h | SW_CONFIG_2 <sup>(2)</sup> | Frame counter | セクション 10.1.35 | | 46h | SW_CONFIG_3 <sup>(2)</sup> | Frame counter threshold | セクション 10.1.36 | | 47h | SW_CONFIG_4 <sup>(2)</sup> | Mode configuration | セクション 10.1.37 | | 48h +<br>formula | SW_CONFIG_RSVD_y <sup>(2)</sup> | SW_CONFIG_RSVD_0 through SW_CONFIG_RSVD_2 | セクション 10.1.38 | | 4Bh | DEVICE_CONFIGx | Device configuration | セクション 10.1.39 | | 50h | INT_GLOBAL | Global Interrupts | セクション 10.1.40 | | 51h | INT_1 | Interrupts | セクション 10.1.41 | | 52h | INT_2 | Interrupts | セクション 10.1.42 | | 53h | INT_3 | Interrupts | セクション 10.1.43 | | 54h | INT_CANBUS <sup>(1)</sup> | CAN Bus fault interrupts | セクション 10.1.44 | | 55h | INT_GLOBAL_ENABLE | Interrupt enable for INT_GLOBAL | セクション 10.1.45 | | 56h | INT_ENABLE_1 | Interrupt enable for INT_1 | セクション 10.1.46 | | 57h | INT_ENABLE_2 | Interrupt enable for INT_2 | セクション 10.1.47 | | 58h | INT_ENABLE_3 | Interrupt enable for INT_3 | セクション 10.1.48 | | 59h | INT_ENABLE_CANBUS <sup>(1)</sup> | Interrupt enable for INT_CANBUS | セクション 10.1.49 | | 5Ah +<br>formula | INT_RSVD_y | Interrupt Reserved Register INT_RSVD0 through INT_RSVD5 | セクション 10.1.50 | - (1) TCAN1469-Q1 - (2) TCAN1465-Q1 and TCAN1469-Q1 Complex bit access types are encoded to fit into small table cells. $\frac{10-2}{2}$ shows the codes that are used for access types in this section. 表 10-2. Device Access Type Codes | Access Type | Code | Description | | | | |--------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Read Type | | | | | | | R | R | Read | | | | | RH | H<br>R | Set or cleared by hardware<br>Read | | | | | Write Type | | | | | | | Н | Н | Set or cleared by hardware | | | | | W | W | Write | | | | | W1C | 1C<br>W | 1 to clear<br>Write | | | | | Reset or Default | Value | | | | | | -n | | Value after reset or the default value | | | | | Register Array Variables | | | | | | | i,j,k,l,m,n | | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | | | | 表 10-2. Device Access Type Codes (続き) | | | | · · · · · · | |-------|--------|------|---------------------------------------------------------------------------------------------------------------------| | Acces | s Type | Code | Description | | у | | | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | # 10.1.1 DEVICE\_ID\_y Register (Address = 0h + formula) [reset = value] DEVICE\_ID\_y is shown in 図 10-1 and described in 表 10-3. Return to Summary Table. Device Part Number - reset value described in description field. Offset = 0h + y; where y = 0h to 7h # 図 10-1. DEVICE\_ID\_y Register # 表 10-3. DEVICE\_ID\_y Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | DEVICE_ID | R | value | The DEVICE_ID[1:8] registers determine the part number of the device. The reset values and value of each DEVICE_ID register are listed for the corresponding register address Address 00h = 54h = T Address 01h = 43h = C Address 02h = 41h = A Address 03h = 4Eh = N Address 04h = 31h = 1 Address 05h = 34h = 4 Address 06h = 36h = 6 Address 07h = 35h = 5 for TCAN1465-Q1 Address 07h = 39h = 9 for TCAN1469-Q1 | ### 10.1.2 REV\_ID\_MAJOR Register (Address = 8h) [reset = 01h] REV\_ID\_MAJOR is shown in 図 10-2 and described in 表 10-4. Return to Summary Table. Major Revision ### 図 10-2. REV\_ID\_MAJOR Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|-------|---|---|---|---|---|---|--|--| | Major_Revision | | | | | | | | | | | | R-01h | | | | | | | | | ## 表 10-4. REV\_ID\_MAJOR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|--------------------| | 7-0 | Major_Revision | R | 01h | Major die revision | ### 10.1.3 REV\_ID\_MINOR Register (Address = 9h) [reset = 00h] REV\_ID\_MINOR is shown in 図 10-3 and described in 表 10-5. Return to Summary Table. Minor Revision #### 図 10-3. REV\_ID\_MINOR Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|---|-----|-----|---|---|---|--| | Minor_Revision | | | | | | | | | | | | | R-0 | 00h | | | | | ## 表 10-5. REV\_ID\_MINOR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|--------------------| | 7-0 | Minor_Revision | R | 00h | Minor die revision | ### 10.1.4 SPI\_RSVD\_x Register (Address = Ah + formula) [reset = 00h] SPI RSVD x is shown in 図 10-4 and described in 表 10-6. Return to Summary Table. Configuration Reserved Bits Ah to Eh Offset = Ah + x; where x = 0h to 4h #### 図 10-4. SPI\_RSVD\_x Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | |------------|---|---|-----|-----|---|-------|---|--|--|--|--|--|--|--| | SPI_RSVD_x | | | | | | | | | | | | | | | | | | | R-0 | 00h | | R-00h | | | | | | | | | #### 表 10-6. SPI\_RSVD\_x Register Field Descriptions | Bit | t | Field | Туре | Reset | Description | |-----|---|------------|------|-------|------------------------------| | 7-0 | ) | SPI_RSVD_x | R | 0b | SPI reserved registers 0 - 4 | #### 10.1.5 Scratch\_Pad\_SPI Register (Address = Fh) [reset = 00h] Scratch Pad SPI is shown in 図 10-5 and described in 表 10-7. Return to Summary Table. Read and Write Test Register SPI #### 図 10-5. Scratch Pad SPI Register ### 表 10-7. Scratch\_Pad\_SPI Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------| | 7-0 | Scratch_Pad | R/W | 00h | Read and Write Test Register SPI | # 10.1.6 MODE\_CNTRL Register (Address = 10h) [reset = 04h] MODE\_CNTRL is shown in ■ 10-6 and described in æ 10-8. Return to Summary Table. Mode select and feature enable and disable register #### 図 10-6. MODE CNTRL Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|-------|----|----|---|----------|---| | SW_EN | DTO_DIS | FD_EN | RS | VD | | MODE_SEL | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 図 10-6. MODE\_CNTRL Register (続き) R/W-0b R/W-0b R-00b R/W-100b 表 10-8. MODE\_CNTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SW_EN | R/W | Ob | Selective wake enable 0b = Disabled 1b = Enabled | | 6 | DTO_DIS | R/W | 0b | Disables dominant time out function 0b = Enabled 1b = Disabled | | 5 | FD_EN | R/W | 0b | CAN bus fault detection enable for TCAN1469-Q1 otherwise reserved 0b = Disabled 1b = Enabled | | 4-3 | RSVD | R | 00b | Reserved | | 2-0 | MODE_SEL | R/W | 100b | Mode of operation select 001b = Sleep 100b = Standby 101b = Listen 111b = Normal 注 NOTE: The current mode is read back and all other values are reserved | # 10.1.7 WAKE\_PIN\_CONFIG Register (Address = 11h) [reset = 4h] WAKE\_PIN\_CONFIG is shown in 図 10-7 and described in 表 10-9. Return to Summary Table. Register to configure the behavior of the WAKE pin. #### 図 10-7. WAKE PIN CONFIG Register | | | | _ | _ | J | | | |-----------------------|---|--------------------|-------------|----------------|------|------|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WAKE_CONFIG WAKE_STAT | | WAKE_WIDTH_INVALID | | WAKE_WIDTH_MAX | | | | | R/W-00b | | R/W0C | R/W0C/H-00b | | -01b | R/W- | 00b | # 表 10-9. WAKE\_PIN\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | WAKE_CONFIG | R/W | | Wake pin configuration: Note: Pulse requires more programming 00b = Bi-directional - either edge 01b = Rising edge 10b = Falling edge 11b = Pulse | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # 表 10-9. WAKE\_PIN\_CONFIG Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|--------------------|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5-4 | WAKE_STAT | R/W0C/H | 00b | Status of the WAKE pin 00b = No change 01b = Rising edge 10b = Falling edge 11b = Pulse 注 The status of the WAKE pin is displayed here after a state change. 00 must be written to these bits to clear the change. For Filtered WAKE Rising or falling edge is displayed depending upon selected method from register 12h[7] | | 3-2 | WAKE_WIDTH_INVALID | R/W | 01b | Pulses less than or equal to these pulses are considered invalid 00b = 5ms and sets t <sub>WAKE_WIDTH_MIN</sub> to 10ms 01b = 10ms and sets t <sub>WAKE_WIDTH_MIN</sub> to 20ms 10b = 20ms and sets t <sub>WAKE_WIDTH_MIN</sub> to 40ms 11b = 40ms and sets t <sub>WAKE_WIDTH_MIN</sub> to 80ms | | 1-0 | WAKE_WIDTH_MAX | R/W | 00b | Maximum WAKE pin input pulse width to be considered valid. 00b = 750ms 01b = 1000ms 10b = 1500ms 11b = 2000ms | # 10.1.8 PIN\_CONFIG Register (Address = 12h) [reset = 00h] PIN\_CONFIG is shown in 図 10-8 and described in 表 10-10. Return to Summary Table. Device configuration register #### 図 10-8. PIN CONFIG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|-----|-----|-------|-----|-------------------|-----|----| | WAKE_PULSE<br>_CONFIG | RS | VD | nINT_ | SEL | RXD_WK_CON<br>FIG | RS\ | /D | | R/W-0b | R-0 | 00b | R/W- | 00b | R/W-0b | R-0 | 0b | # 表 10-10. PIN\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | WAKE_PULSE_CONFIG | R/W | 0b | Set WAKE pin expected pulse/filtered direction 0b = Low -> High -> Low (Pulse), Low -> High (Filtered) 1b = High -> Low -> High (Pulse), High -> Low (Filtered) | | 6-5 | RSVD | R | 00b | Reserved | | 4-3 | nINT_SEL | R/W | 00b | nINT configuration selection: active low 00b = Global Interrupt 01b = Watchdog failure output 10b = Bus Fault Interrupt 11b = Wake Request | | 2 | RXD_WK_CONFIG | R/W | 0b | Configures RXD pin behavior from a wake event 0b = Pulled low 1b = Toggle | | 1-0 | RSVD | R | 00b | Reserved | # 10.1.9 WD\_CONFIG\_1 Register (Address = 13h) [reset = 15h] WD\_CONFIG\_1 is shown in 図 10-9 and described in 表 10-11. ### Return to Summary Table. Watchdog configuration setup 1 for TCAN1469-Q1 ### 図 10-9. WD\_CONFIG\_1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|---|------|-----|---------|------|------|--------|--| | WD_C | | | PRE | WD_ERR_ | | | WD_ACT | | | R/W-00b R/W- | | -01b | R/W | /-01b | R/W- | -01b | | | ### 表 10-11. WD\_CONFIG\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | WD_CONFIG | R/W | 00b | Watchdog configuration 00b = Disabled 01b = Timeout 10b = Window 11b = Q&A | | 5-4 | WD_PRE | R/W | 01b | Watchdog prescaler 00b = Factor 1 01b = Factor 2 10b = Factor 3 11b = Factor 4 | | 3-2 | WD_ERR_CNT_SET | R/W | 01b | Sets the watchdog event error counter that upon overflow the watchdog output will trigger 00b = Immediate trigger on each WD event 01b = Triggers on the fifth error event 10b = Triggers on the ninth error event 11b = Triggers on the 15th error event | | 1-0 | WD_ACT | R/W | 01b | Watchdog output trigger event action 00b = Turns off INH for 300ms and sets WD interrupt 01b = Sets WD interrupt 10b = Turns off INH for 300ms and sets WD interrupt and transition to standby mode 11b = Reserved | #### 注 For WD\_ACT, if 01b is selected and nINT\_SEL = 01b (8'h12[4:3] and SDO\_CONFIG = 1b (8'h29[0]), the nINT pin will be pulsed low for time WDPW, 8'h16[3:0]. ### 10.1.10 WD\_CONFIG\_2 Register (Address = 14h) [reset = 02h] WD\_CONFIG\_2 is shown in $\boxtimes$ 10-10 and described in $\not\equiv$ 10-12. Return to Summary Table. Watchdog configuration setup 2 for TCAN1469-Q1 ### 図 10-10. WD\_CONFIG\_2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|---|---|-------|--------|---|------| | | WD_TIMER | | | WD_ER | RR_CNT | | RSVD | | | R/W-000b | | | RH-0 | )001b | | R-0b | # 表 10-12. WD\_CONFIG\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-------------------------------------------------------------------------------| | 7-5 | WD_TIMER | R/W | | Sets window or timeout times based upon the WD_PRE setting See WD_TIMER table | | 4-1 | WD_ERR_CNT | RH | | Watchdog error counter Running count of errors up to 15 errors | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 表 10-12. WD\_CONFIG\_2 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | 0 | RSVD | R | 0b | Reserved | # 10.1.11 WD\_INPUT\_TRIG Register (Address = 15h) [reset = 00h] WD\_INPUT\_TRIG is shown in 図 10-11 and described in 表 10-13. Return to Summary Table. Writing FFh resets WD timer if accomplished at appropriate time for TCAN1469-Q1 # 図 10-11. WD\_INPUT\_TRIG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---|----------|---|---|---|---|---|---|--|--| | | WD_INPUT | | | | | | | | | | | W1C-00h | | | | | | | | | # 表 10-13. WD\_INPUT\_TRIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|-------|-------|-------------------------| | 7-0 | WD_INPUT | R/W1C | 00h | Write FFh to trigger WD | # 10.1.12 WD\_RST\_PULSE Register (Address = 16h) [reset = 07h] WD\_RST\_PULSE is shown in 図 10-12 and described in 表 10-14. Return to Summary Table. Selects the pulse width of the WD trigger event if nINT is selected for this function for TCAN1469-Q1 ### 図 10-12. WD\_RST\_PULSE Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------|------|---|------|-------|-------|---|--| | | RESE | RVED | | WDPW | | | | | | | R-0 | 000b | | | R/W-0 | )111b | | | ### 表 10-14. WD\_RST\_PULSE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R | 0000b | Reserved | | 3-0 | WDPW | R/W | 0111b | Window WD reset pulse width (ms) when selected 0001b = 3.6 - 5 0010b = 10 - 12.5 0100b = 40 - 50 0111b = 150 - 190 1000b = 1 - 1.5 1011b = 20 - 25 1101b = 60 - 75 1110b = 100 - 125 | ## 10.1.13 FSM\_CONFIG Register (Address = 17h) [reset = 00h] FSM\_CONFIG is shown in 図 10-13 and described in 表 10-15. Return to Summary Table. Configures the fail-safe mode #### 図 10-13. FSM\_CONFIG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------------|----------|---|---------|---------|---|--------| | FS_CNTR_EN | FS_CNTR_ACT | | | FS_STAT | | | FS_DIS | | R/W-0b | | R/W-000b | | | RH-000b | | R/W-0b | # 表 10-15. FSM\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |-----|------------|------|-------|-------------------------------------------------------------|--| | 7 | FS_CNTR_EN | R/W | Ob | Enabled fail safe mode counter 0b = Disabled 1b = Enabled | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 表 10-15. FSM\_CONFIG Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-4 | FS_CNTR_ACT | R/W | 000b | Action if fail safe counter exceeds programmed value 000b = No action 001b = Pull INH low for 1s 010b = Perform soft reset 011b = Perform hard reset - POR 100b = Stop responding to wake events and go to sleep until power cycle reset 101b = Reserved 110b = Reserved 111b = Reserved When selecting 001b, if enabled, the SWE timer starts after the action has taken place. When selecting 010b and 011b, the SWE timer must be re-enabled if used. | | 3-1 | FS_STAT | RH | 000b | Reason for entering fail-safe mode 000b = Not in FS mode 001b = Thermal shut down event 010b = Reserved 011b = UV <sub>CC</sub> All other combinations are reserved | | 0 | FS_DIS | R/W | 0b | Fail safe disable: Excludes power up fail safe 0b = Enabled 1b = Disabled | # 10.1.14 FSM\_CNTR Register (Address = 18h) [reset = 00h] FSM\_CNTR is shown in 図 10-14 and described in 表 10-16. Return to Summary Table. Set fail-safe counter and status ### 図 10-14. FSM\_CNTR Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---|---|---|---|---------------|-----|---|--|--| | FSM_CNTR_SET | | | | | FSM_CNTR_STAT | | | | | | R/W-0h | | | | | RH | -0h | | | | # 表 10-16. FSM\_CNTR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | FSM_CNTR_SET | R/W | | Sets the number of times FS mode enters before action taken. Value is one less than the number of times FS mode is entered. Range is 0-15, representing entering fail-safe mode 1-16 times | | 3-0 | FSM_CNTR_STAT | RH | | Reads back the number of time FSM has been entered in a row up to 15. Can be cleared by writing 0h. | # 10.1.15 DEVICE\_RST Register (Address = 19h) [reset = 00h] DEVICE\_RST is shown in 図 10-15 and described in 表 10-17. Return to Summary Table. Forces a soft or hard reset. ### 図 10-15. DEVICE\_RST Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----------|---|---|---|---|---|---| | | RESERVED | | | | | | | | | R-000000b | | | | | | | ### 表 10-17. DEVICE\_RST Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|----------|-------|--------|---------------------------------------------------------------------------------------------------------------|--|--| | 7-2 | RESERVED | R | 00000b | Reserved | | | | 1 | SF_RST | R/W1C | 0b | Soft Reset: Writing a 1b causes a soft reset. Device registers return to default values while keeping INH on. | | | | 0 | HD_RST | R/W1C | 0b | Hard Reset: Forces a power on reset when writing a 1b. 注 NOTE: This will set the PWRON interrupt flag. | | | # 10.1.16 DEVICE\_CONFIG1 Register (Address = 1Ah) [reset = 00h] DEVICE\_CONFIG1 is shown in 図 10-16 and described in 表 10-18 Return to Summary Table. Enables SPI to work in sleep mode if VIO is available. LIMP pin only active for TCAN1469-Q1 otherwise reserved for TCAN1465-Q1. # 図 10-16. DEVICE\_CONFIG1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------------|----------|----------|--------|------------|--------| | RSVD | INH_DIS | INH_LIMP_SEL | LIMP_DIS | LIMP_SEL | _RESET | LIMP_RESET | RSVD | | R-0b | R/W-0b | R/W - 0b | R/W - 0b | R/W - | 00b | R/W1C - 0b | R - 0b | # 表 10-18. DEVICE\_CONFIG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|----------------|--------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | RSVD | R | 0b | Reserved | | | | 6 | INH_DIS | R/W | 0b | INH pin disable 0b = Enabled 1b = Disabled | | | | 5 | INH_LIMP_SEL | R/W | 0b | Pin function select 0b = INH 1b = LIMP | | | | 4 | LIMP_DIS | R/W | 0b | LIMP pin disable if LIMP function selected 0b = Enabled 1b = Disabled | | | | 3-2 | LIMP_SEL_RESET | R/W | 00b | Selects the method to reset/turnoff the LIMP pin 00b = On third successful WD input trigger the error counter receives 01b = First correct WD input trigger 10b = WD input trigger not used 11b = Reserved | | | | 1 | LIMP_RESET | Writing a on | | LIMP reset/turn off: Writing a one to this location resets the LIMP pin to off state and bit automatically clears | | | | 0 | RSVD | R | 0b | Reserved | | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 10.1.17 DEVICE\_CONFIG2 Register (Address = 1Bh) [reset = 0h] DEVICE\_CONFIG2 is shown in $\boxtimes$ 10-17 and described in $\not\equiv$ 10-19. Return to Summary Table. Disables the $t_{WK\_WIDTH\_MAX}$ from WAKE pin pulse configuration and makes the WAKE pin a filtered WAKE pin based off of $t_{WK\_WIDTH\_INVALID}$ and $t_{WK\_WIDTH\_MIN}$ Masks the CAN bus wake up (WUP) capability with CAN\_WUP\_DIS ## 図 10-17. DEVICE\_CONFIG2 Register | 7 6 5 4 3 2 | | | | | | | 0 | |-------------|--------|--------|--|--|--|--|-------------| | RESERVED | | | | | | | CAN_WUP_DIS | | | R/W-0b | R/W-0b | | | | | | ### 表 10-19. DEVICE\_CONFIG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | RESERVED | R | 00000b | Reserved | | 1 | WAKE_WIDTH_MAX_DIS | R/W | 0b | WAKE pulse maximum width disable. Disables t <sub>WK_WIDTH_MAX</sub> and puts the device into WAKE filtered configuration. 0b = Enabled 1b = Disabled | | 0 | CAN_WUP_DIS | R/W | 0b | Masks the CAN bus wake up (WUP) capability to avoid unwanted wake up due to glitches on the CAN bus. 0b = WUP enabled 1b = WUP disabled | ### 10.1.18 SWE\_EN Register (Address 1Ch) [reset = 04h] SWE EN is shown in $\boxtimes$ 10-18 and described in $\not\equiv$ 10-20. Return to Summary Table. Enable the sleep wake error timer. Does not enable the timer for power on. #### 図 10-18. SWE\_EN Register | 7 | 6 | 5 4 3 2 | | | | | 0 | |--------|---------|---------|------|---------------------|----------|----|---| | SWE_EN | | RESE | RVED | CANSLNT_SW<br>E_DIS | RESERVED | | | | R/W-0b | R-0000b | | | R/W-1b | R-0 | 0b | | ### 表 10-20. SWE\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SWE_EN | R/W | 0b | Sleep wake error enable: NOTE: This enables the SWE timer when coming out of sleep mode on a wake event. If this is enabled a SPI read or write must take place within the SWE timer window or the device goes back to sleep. 0b = Disabled 1b = Enabled | | 6-3 | RSVD | R | 0000b | Reserved | | 2 | CANSLNT_SWE_DIS | R/W | 1b | SWE timer is disabled from the CANSLNT flag and based only on $t_{\text{Silence}}$ 0b = Enabled 1b = Disabled | | 1-0 | RSVD | R | 00b | Reserved | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 10.1.19 SDO\_CONFIG Register (Address = 29h) [reset = 00h] SDO\_CONFIG is shown in 図 10-19 and described in 表 10-21. Return to Summary Table. Configures SDO pin as SDO only or allows the pin to also behave like an interrupt pin, nINT. ## 図 10-19. SDO\_CONFIG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---|------------|---|---|---|---|---|---|--|--|--| | | RESERVED | | | | | | | | | | | | R-0000000b | | | | | | | | | | ### 表 10-21. SDO\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-1 | RESERVED | R | 000000b | Reserved | | 0 | SDO_CONFIG | R/W | | SDO pin configuration: NOTE: When configured as SDO and nINT the pin behaves as SDO when nCS is low and behaves as nINT when nCS is high 0b = SDO only 1b = SDO and nINT | ### 10.1.20 WD\_QA\_CONFIG Register (Address = 2Dh) [reset = 00h] WD\_QA\_CONFIG is shown in 図 10-20 and described in 表 10-22. Return to Summary Table. Q&A watchdog configuration bits ## 図 10-20. WD\_QA\_CONFIG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------------------------|---|----------|------------------|-----------|---|---|---|--| | WD_ANSW_GEN_CFG WD_Q&A_POLY_CFG | | POLY_CFG | WD_Q&A_POLY_SEED | | | | | | | R/W-00b | | R/W-00b | | R/W-0000b | | | | | ### 表 10-22. WD\_QA\_CONFIG Register Field Descriptions | Bit | Field | /D_ANSW_GEN_CFG R/W 00b WD answer gene | | Description | | | |-----|------------------|----------------------------------------|-------|-----------------------------------------------------------------------|--|--| | 7-6 | WD_ANSW_GEN_CFG | | | WD answer generation configuration | | | | 5-4 | WD_Q&A_POLY_CFG | | | WD Q&A polynomial configuration | | | | 3-0 | WD_Q&A_POLY_SEED | R/W | 0000b | WD Q&A polynomial seed value loaded when device is in the RESET state | | | #### 注 Upon power up, WD\_Q&A\_POLY\_SEED will read back 0000b but the actual seed value is 1010b. Once written to the read back value and actual value is the same. #### 10.1.21 WD\_QA\_ANSWER Register (Address = 2Eh) [reset = 00h] WD QA ANSWER is shown in 図 10-21 and described in 表 10-23. Return to Summary Table. Q&A watchdog answer bits #### 図 10-21. WD QA ANSWER Register | | | | | | | • | | | |--------------|---|---|---|---|---|---|---|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WD_QA_ANSWER | | | | | | | | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 図 10-21. WD\_QA\_ANSWER Register (続き) R-00h # 表 10-23. WD\_QA\_ANSWER Register Field Descriptions | Bit | Field | Type Reset | | Description | | | |-----|--------------|------------|-----|---------------------------------------|--|--| | 7-0 | WD_QA_ANSWER | R/W | 00h | MCU watchdog Q&A answer response byte | | | ### 10.1.22 WD\_QA\_QUESTION Register (Address = 2Fh) [reset = 3Ch] WD\_QA\_QUESTION is shown in 図 10-22 and described in 表 10-24. Return to Summary Table. Q&A watchdog question bits ### 図 10-22. WD\_QA\_QUESTION Register | | | • • | | • | • | | | | |------|-----------------|--------|-------------|---|-------------|-----|---|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RSVD | QA_ANSW_ER<br>R | WD_ANS | WD_ANSW_CNT | | WD_QUESTION | | | | | R-0b | W1C-0b | R-1 | l1b | | R-11 | 00b | | | ### 表 10-24. WD\_QA\_QUESTION Register Field Descriptions | Bit | Field | Туре | Reset Description | | | |-----|-------------|------|-------------------|------------------------------------------------------|--| | 7 | RSVD | R 0b | | Reserved | | | 6 | QA_ANSW_ERR | W1C | 0b | Watchdog Q&A answer error flag | | | 5-4 | WD_ANSW_CNT | R | 11b | Current state of received Watchdog Q&A error counter | | | 3-0 | WD_QUESTION | R | 1100b | Current watchdog question value | | ### 10.1.23 SW\_ID1 Register (Address = 30h) [reset = 00h] SW\_ID1 is shown in 🗵 10-23 and described in 表 10-25. Return to Summary Table. Extended ID bits 17:10 for TCAN1465-Q1 and TCAN1469-Q1 #### 図 10-23. SW\_ID1 Register | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | |-----------------|--------------|--|--|--|--|--|--|--|--|--|--| | | EXT_ID_17:10 | | | | | | | | | | | | | R/W-00h | | | | | | | | | | | #### 表 10-25. SW\_ID1 Register Field Descriptions | | Bit | Bit Field Type | | Reset | Description | |---|-----|----------------|-----|-------|------------------------| | ł | | | 71: | | | | | 7-0 | EXT_ID_17:10 | R/W | 00h | Extended ID bits 17:10 | ## 10.1.24 SW\_ID2 Register (Address = 31h) [reset = 00h] SW ID2 is shown in 2 10-24 and described in 表 10-26. Return to Summary Table. Extended ID bits 9:2 for TCAN1465-Q1 and TCAN1469-Q1 ### 図 10-24. SW ID2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |------------|---|---|---|---|---|---|---|--|--|--| | EXT_ID_9:2 | | | | | | | | | | | | R/W-00h | | | | | | | | | | | #### 表 10-26. SW\_ID2 Register Field Descriptions | Bit | Bit Field 1 | | Reset | Description | |-----|-------------|-----|-------|----------------------| | 7-0 | EXT_ID_9:2 | R/W | 00h | Extended ID bits 9:2 | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 10.1.25 SW\_ID3 Register (Address = 32h) [reset = 00h] SW\_ID3 is shown in $\boxtimes$ 10-25 and described in $\textcircled{\pm}$ 10-27. Return to Summary Table. Extended ID bits 1:0, Extended ID Field, ID[10:6] and Extended ID[28:24] for TCAN1465-Q1 and TCAN1469-Q1 ### 図 10-25. SW\_ID3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|---|-----|---------------------|---|---|---|---|--|--| | EXT_ID_1:0 | | IDE | ID_10:6EXT_ID_28:24 | | | | | | | | R/W-00b R/W-0b | | | R/W-0000b | | | | | | | ### 表 10-27. SW\_ID3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|--------|---------------------------------------------------------------------------| | 7-6 | EXT_ID_1:0 | R/W | 00b | Extended ID bits 1:0 | | 5 | IDE | R/W | 0b | Extended ID field 0b = Standard ID (11-bits) 1b = Extended ID (29-bits) | | 4-0 | ID_10:6EXT_ID_28:24 | R/W | 00000b | ID[10:6] and Extended ID[28:24] | # 10.1.26 SW\_ID4 Register (Address = 33h) [reset = 00h] SW\_ID4 is shown in 🗵 10-26 and described in 表 10-28. Return to Summary Table. ID[5:0] and Extended ID[23:18] for TCAN1465-Q1 and TCAN1469-Q1 ### 図 10-26. SW\_ID4 Register | | 7 | 6 | 2 | 1 0 | | | | | |--------------------|------------|---|---|-----|--|------|------|-----| | ID_5:0EXT_ID_23:18 | | | | | | RESE | RVED | | | | R/W-00000b | | | | | | R-0 | 10b | # 表 10-28. SW\_ID4 Register Field Descriptions | Bit | Bit Field Typ | | Reset | Description | |----------------------------|---------------|---------|--------------------------------|-------------| | 7-2 ID_5:0EXT_ID_23:18 R/W | | 000000b | ID[5:0] and Extended ID[23:18] | | | 1-0 RESERVED R | | R | 00b | Reserved | ### 10.1.27 SW\_ID\_MASK1 Register (Address = 34h) [reset = 00h] SW ID MASK1 is shown in 🗵 10-27 and described in 表 10-29. Return to Summary Table. Extended ID Mask 17:16 for TCAN1465-Q1 and TCAN1469-Q1 #### 図 10-27. SW\_ID\_MASK1 Register | 7 | 7 6 5 4 3 2 | | | | | 1 | 0 | | |-----------|-------------|--|--|--|--|---------|-------------------|--| | RESERVED | | | | | | | EXT_ID_MASK_17:16 | | | R-000000b | | | | | | R/W-00b | | | ### 表 10-29. SW\_ID\_MASK1 Register Field Descriptions | Bit | Bit Field Type Reset | | Reset | Description | |-----|----------------------|-----|---------|------------------------| | 7-2 | RESERVED | R | 000000b | Reserved | | 1-0 | EXT_ID_MASK_17:16 | R/W | 00b | Extended ID Mask 17:16 | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 10.1.28 SW\_ID\_MASK2 Register (Address = 35h) [reset = 00h] SW\_ID\_MASK2 is shown in 図 10-28 and described in 表 10-30. Return to Summary Table. Extended ID Mask 15:8 for TCAN1465-Q1 and TCAN1469-Q1 #### 図 10-28. SW\_ID\_MASK2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |------------------|---------|---|---|---|---|---|---|--|--|--| | EXT_ID_MASK_15:8 | | | | | | | | | | | | | R/W-00h | | | | | | | | | | ### 表 10-30. SW\_ID\_MASK2 Register Field Descriptions | E | Bit | Field | Туре | Reset | Description | |---|-----|------------------|------|-------|-----------------------| | 7 | 7-0 | EXT_ID_MASK_15:8 | R/W | 00h | Extended ID Mask 15:8 | #### 10.1.29 SW\_ID\_MASK3 Register (Address = 36h) [reset = 00h] SW\_ID\_MASK3 is shown in 図 10-29 and described in 表 10-31. Return to Summary Table. Extended ID Mask 7:0 for TCAN1465-Q1 and TCAN1469-Q1 #### 図 10-29. SW\_ID\_MASK3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----------------|---|---|---|---|---|---|--|--|--| | | EXT_ID_MASK_7:0 | | | | | | | | | | | R/W-00h | | | | | | | | | | | #### 表 10-31. SW\_ID\_MASK3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|----------------------| | 7-0 | EXT_ID_MASK_7:0 | R/W | 00h | Extended ID Mask 7:0 | ### 10.1.30 SW\_ID\_MASK4 Register (Address = 37h) [reset = 00h] SW ID MASK4 is shown in 図 10-30 and described in 表 10-32. Return to Summary Table. ID Mask 10:3 and Extended ID Mask 28:21 (Base ID) for TCAN1465-Q1 and TCAN1469-Q1 #### 図 10-30. SW\_ID\_MASK4 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |---------|--------------------------------|---|---|---|---|---|---|--|--|--|--| | | ID_MASK_10:3_EXT_ID_MASK_28:21 | | | | | | | | | | | | R/W-00h | | | | | | | | | | | | ### 表 10-32. SW\_ID\_MASK4 Register Field Descriptions | В | Bit | Field | Туре | Reset | Description | |----|-----|-----------------------------------|------|-------|---------------------------------------------------| | 7- | -0 | ID_MASK_10:3EXT_ID<br>_MASK_28:21 | R/W | 00h | ID Mask 10:3 and Extended ID Mask 28:21 (Base ID) | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 10.1.31 SW\_ID\_MASK\_DLC Register (Address = 38h) [reset = 00h] SW\_ID\_MASK\_DLC is shown in 図 10-31 and described in 表 10-33. Return to Summary Table. ID Mask 2:0 and Extended ID Mask 20:18 (Base ID), DLC[3:0], Data mask enable for TCAN1465-Q1 and TCAN1469-Q1 図 10-31. SW ID MASK DLC Register | | | | | | _ | | | | |--------------|---|----------|---|---|------------------|---------|---|--------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SW_ID_MASK_5 | | | | | DATA_MASK_E<br>N | | | | | | | R/W-000b | | | R/W | /-0000b | | R/W-0b | ## 表 10-33. SW\_ID\_MASK\_DLC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | SW_ID_MASK_5 | R/W | 000b | ID Mask 2:0 and Extended ID Mask 20:18 (Base ID) | | 4-1 | DLC | R/W | 0000b | DLC[3:0] | | 0 | DATA_MASK_EN | R/W | 0b | Data mask enable 0b = DLC field and Data field are not compared and assumed valid. Remote frames are allowed. 1b = DLC field must match DLC[3:0] register and data field bytes are compared with DATAx registers for a matching 1. Remote frames are ignored | # 10.1.32 DATA\_y Register (Address = 39h + formula) [reset = 00h] DATA\_y is shown in 図 10-32 and described in 表 10-34. Return to Summary Table. Register address 39h through 40h Offset = $39h + (y \times 1h)$ ; where y = 0h to 7h for TCAN1465-Q1 and TCAN1469-Q1 #### 図 10-32. DATA\_y Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|---|---|---|---|---|---|--|--|--| | DATAx | | | | | | | | | | | | R/W-00h | | | | | | | | | | | # 表 10-34. DATA\_y Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-----------------| | 7-0 | DATAx | R/W | 00h | CAN data byte x | # 10.1.33 SW\_RSVD\_y Register (Address = 41h + formula) [reset = 00h] SW\_RSVD\_y is shown in 図 10-33 and described in 表 10-35. Return to Summary Table. Register address 41h through 43F Offset = $41h + (y \times 1h)$ ; where y = 0h to 2h for TCAN1465-Q1 and TCAN1469-Q1 # 図 10-33. SW\_RSVD\_y Register | | | | <b>_</b> | | | | | | | | |---|-------|---|----------|---|---|---|---|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RSVD | | | | | | | | | | | | R-00h | | | | | | | | | | 表 10-35. SW\_RSVD\_y Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | 7-0 | RSVD | R | 00h | Reserved | 102 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 10.1.34 SW\_CONFIG\_1 Register (Address = 44h) [reset = 50h] SW\_CONFIG\_1 is shown in 図 10-34 and described in 表 10-36. Return to Summary Table. CAN and CAN FD DR and Behavior for TCAN1465-Q1 and TCAN1469-Q1 # 図 10-34. SW\_CONFIG\_1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|--------|---|-----|-------|-------|---| | SW_FD_PASSI C | | CAN_DR | | | _DR | VD | | | R/W-0b | R/W-0b R/W-101b | | | R/W | /-00b | R-00b | | # 表 10-36. SW\_CONFIG\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SW_FD_PASSIVE | R/W | Ob | Selective Wake FD Passive: this bit modifies the behavior of the error counter when CAN with flexible data rate frames are seen. 0b = CAN with flexible data rate frame is counted as an error frame 1b = CAN with flexible data rate frame are ignored (passive) | | 6-4 | CAN_DR | R/W | 101b | CAN bus data rate 000b = 50 Kbps 001b = 100 Kbps 010b = 125 Kbps 011b = 250 Kbps 100b = Reserved 101b = 500 Kbps 110b = Reserved 111b = 1 Mbps | | 3-2 | FD_DR | R/W | 00b | CAN bus FD data rate ratio verses CAN data rate 00b = CAN FD <= 4x CAN data rate 01b = CAN FD => 5x and <= 10x CAN data rate 10b = Reserved 11b = Reserved | | 1-0 | RSVD | R | 0b | Reserved | ## 10.1.35 SW\_CONFIG\_2 Register (Address = 45h) [reset = 00h] SW\_CONFIG\_2 is shown in 図 10-35 and described in 表 10-37. Return to Summary Table for TCAN1465-Q1 and TCAN1469-Q1. Frame Error Counter: this error counter is incremented by 1 for every received frame error detected (stuff bit, CRC or CRC delimiter form error). The counter is decremented by 1 for every correctly received CAN frame assuming the counter is not zero. If the device is set for passive on CAN with flexible data rate frames, any frame detected as a CAN FD frame will have no impact on the frame error counter (no increment or decrement). If the frame counter reaches FRAME\_CNT\_THRESHOLD[7:0] value, the next increment overflows the counter, set FRAME\_OVF flag. The counter is reset by the following: enabling the frame detection or t<sub>SILENCE</sub> detection. # 図 10-35. SW\_CONFIG\_2 Register # 表 10-37. SW\_CONFIG\_2 Register Field Descriptions | | & 10-37. SW_CONFIG_2 Register Field Descriptions | | | | | | | | |-----|--------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7-0 | FRAME_CNTx | RH | 00h | Frame Error Counter: this error counter is incremented by 1 for every received frame error detected (stuff bit, CRC or CRC delimiter form error). The counter is decremented by 1 for every correctly received CAN frame assuming the counter is not zero. In case the device is set for passive on CAN with flexible data rate frames, any frame detected as a CAN FD frame will have no impact on the frame error counter (no increment or decrement). If the frame counter reaches FRAME_CNT_THRESHOLD[7:0] value the next increment will overflow the counter, set FRAME_OVF flag. The counter is reset by the following: enabling the frame detection or t <sub>SILENCE</sub> detection. | | | | | 4 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 10.1.36 SW\_CONFIG\_3 Register (Address = 46h) [reset = 1Fh] SW\_CONFIG\_3 is shown in 図 10-36 and described in 表 10-38. Return to Summary Table. Frame Error Counter Threshold: these bits set the point at which the error counter reaches its maximum and on the next error frame overflows and set the FRAME\_OVF flag. Default is 31 so the 32nd error sets the overflow flag for TCAN1465-Q1 and TCAN1469-Q1. ### 図 10-36. SW\_CONFIG\_3 Register # 表 10-38. SW\_CONFIG\_3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | FRAME_CNT_THRESHO<br>LD | R/W | | Frame Error Counter Threshold: these bits set the point at which the error counter reaches its maximum and on the next error frame will overflow and set the FRAME_OVF flag. Default is 31 so the 32nd error will set the overflow flag. | ### 10.1.37 SW\_CONFIG\_4 Register (Address = 47h) [reset = 00h] SW CONFIG 4 is shown in 図 10-37 and described in 表 10-39. Return to Summary Table. Configuration for TCAN1465-Q1 and TCAN1469-Q1 # 図 10-37. SW CONFIG 4 Register | | | ,—, · | • • • • • • • • • • • • • • • • • • • • | | .0.0. | | | |---------|-----------------|----------|-----------------------------------------|---|----------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SWCFG | CAN_SYNC_F<br>D | CAN_SYNC | | | RSVD | | | | RH/W-0b | RH-0b | RH-0b | | | R-00000b | | | ## 表 10-39. SW\_CONFIG\_4 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SWCFG | RH/W | 0b | Selective wake configuration complete 0b = SW registers not configured 1b = SW registers configured Note: Make this the last step in configuring and turning on selective wake. 注 NOTE: Writing to any of these wake configuration registers (8'h30-8'h44, 8'h46) clears the SWCFG bit. | | 6 | CAN_SYNC_FD | RH | 0b | Device is properly decoding CAN FD frames if frame detection is enabled. This flag is updated after every received frame. By polling this flag, the system may determine if the device is properly decoding CAN FD frames, up to but not including the Data Field. This flag is self-clearing. | | 5 | CAN_SYNC | RH | 0b | Synchronized to CAN data: this flag indicates if the device is properly decoding CAN frames if frame detection is enabled. This flag is updated after every received frame. By polling this flag the system may determine if the device is properly decoding CAN frames. This flag is self-clearing. | | 4-0 | RSVD | R | 00000b | Reserved | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 105 # 10.1.38 SW\_CONFIG\_RSVD\_y Register (Address = 48h + formula) [reset = 00h] SW\_CONFIG\_RSVD\_y is shown in 図 10-38 and described in 表 10-40. Return to Summary Table. Register address 48h through 4Ah Offset = $48h + (y \times 1h)$ ; where y = 0h to 2h for TCAN1465-Q1 and TCAN1469-Q1 ## 図 10-38. SW\_CONFIG\_RSVD\_y Register | | | | <b>-</b> | | | | | |---|---|---|----------|------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | R | SVD | | | | | | | | R | -00h | | | | # 表 10-40. SW\_CONFIG\_RSVD\_y Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | 7-0 | RSVD | R | 00h | Reserved | ### 10.1.39 DEVICE\_CONFIGx Register (Address = 4Bh) [reset = 0h] DEVICE\_CONFIGx is shown in 図 10-39 and described in 表 10-41. Return to Summary Table. Disables the V<sub>CC</sub> requirement on RXD toggling LOW during wake. WAKE event on RXD powered by VIO only. # 図 10-39. DEVICE\_CONFIGx Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|---|----------|---|---|---|--------| | | RESERVED | | | | | | | | | | | R-00000b | | | | R/W-0b | ### 表 10-41. DEVICE\_CONFIGx Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|--------|---------------------------------------------------------------------------------------------------------------------------| | 7-1 | RESERVED | R | 00000b | Reserved | | 0 | VCC_DIS | R/W | 0b | Disables the VCC requirement on RXD toggling LOW during WAKE. 0b =VCC requirement enabled 1b = VCC requirement disabled | ### 10.1.40 INT\_GLOBAL Register (Address = 50h) [reset = 00h] INT GLOBAL is shown in $\boxtimes$ 10-40 and described in $\not\equiv$ 10-42. Return to Summary Table. Logical OR of all to certain interrupts ## 図 10-40. INT\_GLOBAL Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------|-------|-------|------------|---|--------|---| | GLOBALERR | INT_1 | INT_2 | INT_3 | INT_CANBUS | | RSVD | | | RH-0b | RH-0b | RH-0b | RH-0b | RH-0b | | R-000b | | ### 表 10-42. INT\_GLOBAL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|------------------------------| | 7 | GLOBALERR | RH | 0b | Logical OR of all interrupts | | 6 | INT_1 | RH | 0b | Logical OR of INT_1 register | | 5 | INT_2 | RH | 1b | Logical OR of INT_2 register | | 4 | INT_3 | RH | 0b | Logical OR of INT_3 register | 106 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 表 10-42. INT\_GLOBAL Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------| | 3 | INT_CANBUS | RH | 0b | Logical OR of INT_CANBUS register | | 2-0 | RSVD | R | 0000b | Reserved | ## 10.1.41 INT\_1 Register (Address = 51h) [reset = 00h] INT\_1 is shown in $\boxtimes$ 10-41 and described in $\not\equiv$ 10-43. Return to Summary Table. Interrupts are dependent on device. All interrupts are for TCAN1469-Q1. Selective wake interrupts are for TCAN1465-Q1 図 10-41. INT\_1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|-----------|----------|----------|----------| | WD | CANINT | LWU | WKERR | FRAME_OVF | CANSLNT | CANTO | CANDOM | | R/W1C-0b ## 表 10-43. INT\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|-------|-------|-------------------------------------------------------------------------------------------------------| | 7 | WD | R/W1C | 0b | Watchdog event interrupt. | | | | | | 注 | | | | | | This interrupt bit is set for every watchdog error event | | | | | | and does not rely upon the Watchdog error counter | | 6 | CANINT | R/W1C | 0b | CAN bus wake up interrupt | | 5 | LWU | R/W1C | 0b | Local wake up | | 4 | WKERR | R/W1C | 0b | Wake error bit is set when the SWE timer has expired and the state machine has returned to Sleep mode | | 3 | FRAME_OVF | R/W1C | 0b | Frame error counter overflow | | 2 | CANSLNT | R/W1C | 0b | CAN bus inactive for t <sub>SILENCE</sub> | | 1 | CANTO | R/W1C | 0b | CAN bus inactive for t <sub>SILENCE</sub> while Selective Wake is enabled and in Sleep mode | | 0 | CANDOM | R/W1C | 0b | CAN bus stuck dominant | ### 10.1.42 INT\_2 Register (Address = 52h) [reset = 40h] INT 2 is shown in $\boxtimes$ 10-42 and described in $\not\equiv$ 10-44. Return to Summary Table. Interrupts All interrupts are for TCAN1469-Q1. Selective wake interrupts are for TCAN1465-Q1 図 10-42. INT\_2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|------|----------|----------|----------|----------|----------| | SMS | PWRON | RSVD | UVSUP | UVIO | UVCC | TSD | TSDW | | R/W1C-0b | R/W1C-1b | R-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | #### 表 10-44. INT 2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|-------|-------|-----------------------------------------------------------------------------------------------------------| | 7 | SMS | R/W1C | | Sleep mode status flag. Only sets when sleep mode is entered by a WKERR, UVIO timeout or UVIO + TSD fault | | 6 | PWRON | R/W1C | 1b | Power on | | 5 | RSVD | R-0b | 0b | Reserved | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 107 表 10-44. INT\_2 Register Field Descriptions (続き) | | 24 10 111111 = 110910001 110111 = 00011 0110111 (1)207 | | | | | | | | |-----|--------------------------------------------------------|-------|-------|--------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 4 | UVSUP | R/W1C | 0b | V <sub>SUP</sub> under voltage | | | | | | 3 | UVIO | R/W1C | 0b | V <sub>IO</sub> under voltage | | | | | | 2 | UVCC | R/W1C | 0b | V <sub>CC</sub> under voltage | | | | | | 1 | TSD | R/W1C | 0b | Thermal Shutdown | | | | | | 0 | TSDW | R/W1C | 0b | Thermal Shutdown Warning | | | | | ### 10.1.43 INT\_3 Register (Address 53h) [reset = 00h] INT\_3 is shown in 210-43 and described in 表 10-45. Return to Summary Table. All interrupts are for TCAN1469-Q1. Selective wake interrupts are for TCAN1465-Q1 The CRC\_EEPROM interrupt is set when the internal EEPROM used for trimming has a CRC error. Upon power-up, the device loads an internal register from the EEPROM and performs a CRC check. If an error is present after eight attempts of loading valid data the CRC\_EEPROM interrupt is set. This indicates an error that may impact device performance. This is repeated when the device leaves sleep mode or fail-safe mode due to a wake event. The device will perform a CRC check on the internal registers loaded from the EEPROM. If there is an error the device will reload the registers from the EEPROM. If there is a CRC error the device will attempt to load the internal registers up to eight times. After the eighth attempt the CRC\_EEPROM interrupt flag is set. This indicates an error that may impact the device performance. 図 10-43. INT\_3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|----------|---|------|------|---|------------| | SPIERR | SWERR | FSM | | RS | VD | | CRC_EEPROM | | R/W1C-0b | RH-0b | R/W1C-0b | | R-00 | 000b | | R/W1C-0b | #### 表 10-45. INT\_3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|-------|-------|------------------------------------------------------------------------------------------------------------| | 7 | SPIERR | R/W1C | 0b | Sets when SPI status bit sets | | 6 | SWERR | RH | 0b | Logical OR of (SW_EN=1 and NOT(SWCFG)) and FRAME_OVF. Selective Wake may not be enabled while SWERR is set | | 5 | FSM | R/W1C | 0b | Entered fail-safe mode. Can be cleared while in fail-safe mode. | | 4-1 | RSVD | R | 0000b | Reserved | | 0 | CRC_EEPROM | R/W1C | 0b | EEPROM CRC error | ### 10.1.44 INT\_CANBUS Register (Address = 54h) [reset = 00h] INT CANBUS is shown in 図 10-44 and described in 表 10-46. Return to Summary Table. CAN bus faults that include shorts and opens for TCAN1469-Q1 #### 図 10-44. INT\_CANBUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|----------|----------|----------|------------|-----------|-----------| | RSVD | RSVD | CANHCANL | CANHBAT | CANLGND | CANBUSOPEN | CANBUSGND | CANBUSBAT | | R-0b | R-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | R/W1C-0b | ## 表 10-46. INT\_CANBUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------| | 7 | RESERVED | R | 0b | Reserved | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 ## 表 10-46. INT\_CANBUS Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|------------|-------|-------|-------------------------------------------------| | 6 | RESERVED | R | 0b | Reserved | | 5 | CANHCANL | R/W1C | 0b | CANH and CANL shorted together | | 4 | CANHBAT | R/W1C | 0b | CANH shorted to Vbat | | 3 | CANLGND | R/W1C | 0b | CANL shorted to GND | | 2 | CANBUSOPEN | R/W1C | 0b | CAN bus open | | 1 | CANBUSGND | R/W1C | 0b | CAN bus shorted to GND or CANH shorted to GND | | 0 | CANBUSBAT | R/W1C | 0b | CAN bus shorted to Vbat or CANL shorted to Vbat | 109 Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 ## 10.1.45 INT\_GLOBAL\_ENABLE (Address = 55h) [reset = 00h] INT\_GLOBAL\_ENABLE is shown in 図 10-45 and described in 表 10-47. Return to Summary Table. Interrupt mask for Global interrupts #### 図 10-45. INT\_GLOBAL\_ENABLE Register ## 表 10-47. INT\_GLOBAL\_ENABLE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | 7-0 | RSVD | R | 00h | Reserved | ## 10.1.46 INT\_ENABLE\_1 Register (Address = 56h) [reset = FFh] INT\_ENABLE\_1 is shown in 図 10-46 and described in 表 10-48. Return to Summary Table. Interrupt masks for INT\_1; All interrupt masks are for TCAN1469-Q1. Selective wake interrupt masks are for TCAN1465-Q1 ## 図 10-46. INT\_ENABLE\_1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------------|------------|------------------|----------------------|--------------------|------------------|-------------------| | WD_ENABLE | CANINT_ENAB<br>LE | LWU_ENABLE | WKERR_ENAB<br>LE | FRAME_OVF_<br>ENABLE | CANSLNT_EN<br>ABLE | CANTO_ENAB<br>LE | CANDOM_ENA<br>BLE | | R/W-1b #### 表 10-48. INT\_ENABLE\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-------------------------------------| | 7 | WD_ENABLE | R/W | 1b | Watchdog event interrupt enable | | 6 | CANINT_ENABLE | R/W | 1b | CAN bus wake up interrupt enable | | 5 | LWU_ENABLE | R/W | 1b | Local wake up enable | | 4 | WKERR_ENABLE | R/W | 1b | Wake error enable | | 3 | FRAME_OVF_ENABLE | R/W | 1b | Frame error counter overflow enable | | 2 | CANSLNT_ENABLE | R/W | 1b | CAN silent enable | | 1 | CANTO_ENABLE | R/W | 1b | CAN timeout enable | | 0 | CANDOM_ENABLE | R/W | 1b | CAN bus stuck dominant enable | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 10.1.47 INT\_ENABLE\_2 Register (Address = 57h) [reset = 1Fh] INT\_ENABLE\_2 is shown in 図 10-47 and described in 表 10-49. Return to Summary Table. Interrupt masks for INT\_2 ## 図 10-47. INT\_ENABLE\_2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|---|------------------|-------------|-----------------|------------|-----------------| | | RSVD | | UVSUP_ENAB<br>LE | UVIO_ENABLE | UVCC_ENABL<br>E | TSD_ENABLE | TSDW_ENABL<br>E | | | R-000b | | R/W-1b | R/W-1b | R/W-1b | R/W-1b | R/W-1b | ## 表 10-49. INT\_ENABLE\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|---------------------------------------| | 7-5 | RSVD | R | 000b | Reserved | | 4 | UVSUP_ENABLE | R/W | 1b | V <sub>SUP</sub> under voltage enable | | 3 | UVIO_ENABLE | R/W | 1b | V <sub>IO</sub> under voltage enable | | 2 | UVCC_ENABLE | R/W | 1b | V <sub>CC</sub> under voltage enable | | 1 | TSD_ENABLE | R/W | 1b | Thermal shutdown enable | | 0 | TSDW_ENABLE | R/W | 1b | Thermal shutdown warning enable | ## 10.1.48 INT\_ENABLE\_3 Register (Address = 58h) [reset = 0h] INT ENABLE 3 is shown in 図 10-48 and described in 表 10-50. Return to Summary Table. Interrupt masks for INT\_3; All interrupt masks are for TCAN1469-Q1. Selective wake interrupt masks are for TCAN1465-Q1 #### 図 10-48. INT\_ENABLE\_3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|------------|---|---|----------|---|---| | SPIERR_ENAB<br>LE | SWERR_ENAB<br>LE | FSM_ENABLE | | | RSVD | | | | R/W-1b | R/W-0b | R/W-1b | | | R-00000b | | | #### 表 10-50. INT\_ENABLE\_3 Register Field Descriptions | | Bit | Field | Туре | Reset | Description | |---|-----|----------------------|------|--------|-----------------------------| | Ī | 7 | SPIERR_ENABLE R/W 1b | | 1b | SPI error interrupt enable | | | 6 | SWERR_ENABLE | R/W | 0b | Selective wake error enable | | | 5 | FSM_ENABLE | R/W | 1b | Fail-safe mode enable | | Ī | 4-0 | RSVD | R | 00000b | Reserved | English Data Sheet: SLLSFP9 ## 10.1.49 INT\_ENABLE\_CANBUS Register (Address = 59h) [reset = 7Fh] INT\_ENABLE\_CANBUS is shown in INT\_ENABLE\_CANBUS Register and described in INT\_ENABLE\_CANBUS Register Field Descriptions. Return to Summary Table. Interrupt masks for INT\_CANBUS; for TCAN1469-Q1 #### 図 10-49. INT\_ENABLE\_CANBUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---------------------|--------------------|--------------------|-----------------------|----------------------|----------------------| | RSVD | RSVD | CANHCANL_E<br>NABLE | CANHBAT_EN<br>ABLE | CANLGND_EN<br>ABLE | CANBUSOPEN<br>_ENABLE | CANBUSGND_<br>ENABLE | CANBUSBAT_<br>ENABLE | | R-0b | R-1b | R/W-1b | R/W-1b | R/W-1b | R/W-1b | R/W-1b | R/W-1b | ## 表 10-51. INT\_ENABLE\_CANBUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|---------------------------------------| | 7 | RESERVED | R | 0b | Reserved | | 6 | RESERVED | R | 1b | Reserved | | 5 | CANHCANL_ENABLE | R/W | 1b | CANH and CANL shorted together enable | | 4 | CANHBAT_ENABLE | R/W | 1b | CANH shorted to Vbat enable | | 3 | CANLGND_ENABLE | R/W | 1b | CANL shorted to GND enable | | 2 | CANBUSOPEN_ENABLE | R/W | 1b | CAN bus open enable | | 1 | CANBUSGND_ENABLE | R/W | 1b | CAN bus shorted to GND enable | | 0 | CANBUSBAT_ENABLE | R/W | 1b | CAN bus shorted to Vbat enable | ## 10.1.50 INT\_RSVD\_y Register (Address = 5Ah + formula) [reset = 00h] INT RSVD y is shown in 図 10-50 and described in 表 10-52. Return to Summary Table. Register address 58h through 5Fh Offset = $58h + (y \times 1h)$ ; where y = 0h to 7h #### 図 10-50. INT\_RSVD\_y Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|-----|-----|---|---|---| | | | | RS | VD | | | | | | | | R-0 | 00h | | | | #### 表 10-52. INT\_RSVD\_y Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | 7-0 | RSVD | R | 00h | Reserved | 2 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TCAN1465-Q1 TCAN1469-Q1 ## 11 Device and Documentation Support This device will conform to the following CAN standards. The core of what is needed is covered within this system specification, however reference should be made to these standards and any discrepancies pointed out and discussed. This document should provide all the basics of what is needed. However, for a full understanding of CAN including the protocol these additional sources will be very helpful as the scope of CAN protocol in detail is outside the scope of this physical layer (transceiver) specification. #### 11.1 Documentation Support ## 11.1.1 CAN Transceiver Physical Layer Standards: - ISO 11898-2:2016: High speed medium access unit with low power mode (super sets -2 standard electrically in several specs and adds the original wake up capability via the bus in low power mode) - ISO 8802-3: CSMA/CD referenced for collision detection from ISO11898-2 - CAN FD 1.0 Spec and Papers - Bosch "Configuration of CAN Bit Timing", Paper from 6th International CAN Conference (ICC), 1999. This is repeated a lot in the DCAN IP CAN Controller spec copied into this system spec. - GMW3122: GM requirements for HS CAN - SAE J2284-2: High Speed CAN (HSC) for Vehicle Applications at 250 kbps - SAE J2284-3: High Speed CAN (HSC) for Vehicle Applications at 500 kbps - Bosch M CAN Controller Area Network Revision 3.2.1.1 (3/24/2016) ## 11.1.2 EMC Requirements: - SAE J2962-2: Communication Transceivers Qualification Requirements CAN - HW Requirements for CAN, LIN,FR V1.3: German OEM requirements for HS CAN #### 11.1.3 Conformance Test Requirements: HS TRX Test Spec V 1 0: GIFT / ICT CAN test requirements for High Speed Physical Layer #### 11.1.4 Related Documentation - "A Comprehensible Guide to Controller Area Network", Wilfried Voss, Copperhill Media Corporation - "CAN System Engineering: From Theory to Practical Applications", 2nd Edition, 2013; Dr. Wolfhard Lawrenz, Springer. #### 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ## 11.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 English Data Sheet: SLLSFP9 #### 11.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 11.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 12 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |---------------|----------|-----------------| | February 2024 | * | Initial release | ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 10-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PTCAN1465DMTRQ1 | ACTIVE | VSON | DMT | 14 | 3000 | TBD | Call TI | Call TI | -40 to 150 | | Samples | | PTCAN1465DRQ1 | ACTIVE | SOIC | D | 14 | 2500 | TBD | Call TI | Call TI | -40 to 150 | | Samples | | PTCAN1469DMTRQ1 | ACTIVE | VSON | DMT | 14 | 3000 | TBD | Call TI | Call TI | -40 to 150 | | Samples | | PTCAN1469DRQ1 | ACTIVE | SOIC | D | 14 | 2500 | TBD | Call TI | Call TI | -40 to 150 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM www.ti.com 10-Feb-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 3 x 4.5, 0.65 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated