**TCA39416** JAJSNE4B - DECEMBER 2022 - REVISED NOVEMBER 2023 # TCA39416 立ち上がり時間アクセラレータ搭載、超低電圧 I3C トランスレー ## 1 特長 - I3C、I<sup>2</sup>C、SMBus、SPI アプリケーション用の 2 ビット・ デュアル電源双方向トランスレータ - 方向ピンを必要としない双方向電圧変換を実現 - OE = 0V または V<sub>CC</sub> = 0V 時に出力 Ax および Bx ピ ンはハイ・インピーダンス - Ax および Bx ピンに内部 10kΩ プルアップ抵抗 - 0.72V~1.98V (A ポートと B ポートの両方)、V<sub>CCA</sub> ≤ - 最高 12.5MHz の速度をサポートする MIPI I3C と互 - JEDEC I3C モジュールのサイドバンド・バス仕様と互 換 (JESD403) - V<sub>CC</sub> 絶縁機能: どちらかの V<sub>CC</sub> 入力が GND レベル になると、A および B ポート両方がハイ・インピーダン ス状態になる - 電源投入のシーケンス不要: $V_{CCA}$ または $V_{CCB}$ のい ずれかが最初に立ち上げ可能 - 低 $I_{off}$ : $V_{CCA}$ または $V_{CCB}$ = 0V 時に 2.5 $\mu$ A - OE 入力は V<sub>CCA</sub> に直結、または GPIO により制御可 - JESD 78、Class II 準拠で 100mA 超のラッチアップ 性能 - JESD 22 を超える ESD 保護 - 4000V、人体モデル (A114-B) - 1500V、デバイス帯電モデル (C101) ## 2 アプリケーション - ・サーバー - ウェアラブル - パーソナル・エレクトロニクス ## 3 概要 TCA39416 は、出力イネーブル (OE) 入力と立ち上がり および立ち下がりエッジ・アクセラレータを備えた2ビット 双方向 MIPI I3C v1.1.1、I2C、SMBus および SPI 電圧 レベル・トランスレータです。A 側と B 側の両方で 0.72V ~1.98V で動作可能です。適切に動作させるためには、 $V_{CCA}$ は $V_{CCB}$ 未満である必要があります。これによって、 標準的な 1V、1.2V、1.8V の電源レールのいずれについ ても、デバイスはロジック Low および High 信号レベル間 でのインターフェイスが可能です。 OE 入力ピンは $V_{CCA}$ を基準とし、 $V_{CCA}$ に直結できます が、1.98V も許容します。また、OE ピンを制御してロジッ ク Low に設定すると、すべての Ax (A1、A2) および Bx (B1、B2) ピンをハイ・インピーダンス状態にすることがで き、静止時消費電流が大幅に減少します。 TCA39416 は 12.5MHz の I3C 速度と互換性があり、2 つのデバイスを使用する高速 SPI アプリケーションもサポ ートしています。 通常の I<sup>2</sup>C および SMBus 構成では、従 来の I2C-Bus/SMBus アプリケーションの双方向電圧レ ベル変換も可能です。 TCA39416 は、Ax および Bx にハイ・キーパとして機能 する 10kΩ のプルアップ抵抗を内蔵しており、バスが High のときの各 Vcc 電圧に基づいてイネーブルされま す。 #### パッケージ情報 | | * · / / / IDTM | | |----------|----------------------|--------------------------| | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> | | TCA39416 | X2SON (8) | 1mm × 1.35mm | | 10A39410 | SOT-23-T (8) | 2.9mm × 2.8mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合は ピンも含まれます。 アプリケーション概略図 ## **Table of Contents** | 1 特長 | |--------------------------------------| | | | 2 アプリケーション | | 3 概要 | | 4 Pin Configuration and Functions | | 5 Specifications | | 5.1 Absolute Maximum Ratings | | 5.2 ESD Ratings | | 5.3 Recommended Operating Conditions | | 5.4 Thermal Information | | 5.5 Electrical Characteristics | | 5.6 Timing Requirements | | 5.7 Switching Characteristics | | 5.8 Typical Characteristics | | 6 Parameter Measurement Information | | 6.1 Voltage Waveforms1 | | 7 Detailed Description | | 7.1 Overview1 | | 7.2 Functional Block Diagram1 | | 7.3 realure Description | | |-----------------------------------------|----| | 7.4 Device Functional Modes | 13 | | 8 Application and Implementation | 14 | | 8.1 Application Information | 14 | | 8.2 Typical Application | | | 8.3 Power Supply Recommendations | | | 8.4 Layout | 16 | | 9 Device and Documentation Support | 17 | | 9.1 Documentation Support | 17 | | 9.2ドキュメントの更新通知を受け取る方法 | 17 | | 9.3 サポート・リソース | 17 | | 9.4 Trademarks | 17 | | 9.5 静電気放電に関する注意事項 | 17 | | 9.6 用語集 | 17 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 18 | | | | # **4 Pin Configuration and Functions** 図 4-1. 8-PIN DTW (Top View) 図 4-2. 8-PIN DDF (Top View) 表 4-1. Pin Functions | | PIN | | | |--------|----------|-------|-----------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | NAIVIE | DTW, DDF | | | | B2 | 1 | I/O | Input and output B. Referenced to V <sub>CCB</sub> . | | B1 | 8 | I/O | Input and output B. Referenced to V <sub>CCB</sub> . | | GND | 2 | GND | Ground. | | VCCA | 3 | Power | A-port supply voltage. 0.72 V ≤ V <sub>CCA</sub> ≤ 1.98 V. | | A1 | 5 | I/O | Input and output A. Referenced to V <sub>CCA</sub> . | | A2 | 4 | I/O | Input and output A. Referenced to V <sub>CCA</sub> . | | OE | 6 | I | Output enable (active High). Pull OE low to place all outputs in 3-state mode. Referenced to $V_{\text{CCA}}$ . | | VCCB | 7 | Power | B-port supply voltage. 0.72 V ≤ V <sub>CCB</sub> ≤ 1.98 V. | 3 Product Folder Links: TCA39416 ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|--------------------|------|------|------| | V <sub>CCA</sub> | Supply voltage range | | -0.5 | 2.5 | V | | V <sub>CCB</sub> | Supply voltage range | | -0.5 | 2.5 | V | | Vı | Input voltage range <sup>(2)</sup> | A port | -0.5 | 2.5 | V | | V | input voltage range | B port | -0.5 | 2.5 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | A port | -0.5 | 2.5 | V | | | | B port | -0.5 | 2.5 | V | | V- | Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> | A port | -0.5 | 2.5 | V | | Vo | | B port | -0.5 | 2.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | lok | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | P <sub>tot</sub> | Total power dissipation | | | 100 | mW | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) The value of V<sub>CCA</sub> and V<sub>CCB</sub> are provided in the recommended operating conditions table. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | V | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 Recommended Operating Conditions over recommended operating free-air temperature range (unless otherwise noted) | | | | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | MAX | UNIT | |------------------|---------------------------------------|------------------------------|------------------|------------------|-------------------------|-------------------------|------| | V <sub>CCA</sub> | Supply voltage | | | | 0.72 | 1.98 | V | | V <sub>CCB</sub> | Supply voltage | | | | 0.72 | 1.98 | V | | VI | Input voltage | A-port I/Os, B-port I/Os, OE | 0 V to 1.98 V | 0 V to 1.98 V | 0 | 1.98 | V | | V <sub>IH</sub> | High-level input voltage | OE input | 0.72 V to 1.98 V | 0.72 V to 1.98 V | V <sub>CCA</sub> × 0.65 | 1.98 | V | | V <sub>IL</sub> | Low-level input voltage | OE input | 0.72 V to 1.98 V | 0.72 V to 1.98 V | 0 | V <sub>CCA</sub> × 0.35 | V | | Δt/ΔV | V Input transition rise and fall rate | | 0.72 V to 1.98 V | 0.72 V to 1.98 V | | 5 | ns/V | | T <sub>A</sub> | A Operating free-air temperature | | | | -40 | 125 | °C | Product Folder Links: TCA39416 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated ## **5.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | TCA39416 | TCA39416 | UNIT | |-----------------------|----------------------------------------------|------------------------|-----------------------|------| | | I TERWAL METRIC 19 | DDF (SOT-23)<br>8 PINS | DTW (X2SON)<br>8 PINS | UNII | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 220.8 | 261.6 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 132.4 | 128.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 138.3 | 146.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 24.2 | 8.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 137.2 | 146.1 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 5.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted)<sup>1 2 3</sup> | P | ARAMETER | TEST<br>CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------|---------------------------------------------------------------------------------|--------------------|-------------------|-------------------------|-------------------------|-------------------------|------| | V <sub>UVLO_RISE</sub> | UVLO Rising<br>Threshold | V <sub>UVLO</sub> for V <sub>CCA</sub> and V <sub>CCB</sub> are independent | 0 V to 1.98 V | 0 V to 1.98 V | 0.3 | 0.55 | 0.65 | V | | V <sub>UVLO_FALL</sub> | UVLO Falling<br>Threshold | $V_{\text{UVLO}}$ for $V_{\text{CCA}}$ and $V_{\text{CCB}}$ are independent | 0 V to 1.98 V | 0 V to 1.98 V | 0.25 | 0.5 | 0.6 | V | | √ <sub>RTA</sub> <sup>4</sup> | RTA Activation<br>Threshold | | 0.72 V to 1.98 V | 0.72 V to 1.98 V | V <sub>CCI</sub> × 0.30 | V <sub>CCI</sub> × 0.45 | | V | | / <sub>FTA</sub> <sup>4</sup> | FTA Activation<br>Threshold | | 0.72 V to 1.98 V | 0.72 V to 1.98 V | | V <sub>CCI</sub> × 0.40 | V <sub>CCI</sub> × 0.70 | V | | R <sub>PU</sub> | | $V_{I} = V_{CC} - 0.15 \text{ V}$ | 0.72 V to 1.98 V | 0.72 V to 1.98 V | 7.5 | 10 | 15 | kΩ | | ı | OE | V <sub>I</sub> = V <sub>CCA</sub> or GND | 0.72 V to 1.98 V | 0.72 V to 1.98 V | | ±0.1 | ±1 | μΑ | | loz | A or B port | OE less than V <sub>IL</sub> | 0.72 V to 1.98 V | 0.72 V to 1.98 V | | 0 | ±2.5 | μΑ | | | A port | $V_I = 1.98 \text{ V}, V_O = 0 \text{ V}$<br>$(T_A \le 85^{\circ}\text{C})$ | 0 V | 0 V to 1.98 V | | ±0.1 | ±0.5 | | | | B port | $V_I = 1.98 \text{ V}, V_O = 0 \text{ V}$<br>$(T_A \le 85^{\circ}\text{C})$ | 0 V to 1.98 V | 0 V | | ±0.1 | ±0.5 | μΑ | | off | A port | $V_I = 1.98 \text{ V}, V_O = 0 \text{ V}$<br>$(T_A \le 125^{\circ}\text{C})$ | 0 V | 0 V to 1.98 V | | ±0.1 | ±2.5 | | | | B port | $V_I = 1.98 \text{ V}, V_O = 0 \text{ V} \text{ (T}_A \le 125^{\circ}\text{C)}$ | 0 V to 1.98 V | 0 V | | ±0.1 | ±2.5 | | | | VCCA | $V_1 = V_O = 0 \text{ V to } 1.98 \text{ V},$<br>$I_O = 0,$<br>OE = 0 V | 0.70 \/ 4- 4.00 \/ | 0.70.1/4- 4.00.1/ | | 2.5 | 20 | 4 | | CC_OFF | VCCB | $V_1 = V_O = 0 \text{ V to } 1.98 \text{ V},$<br>$I_O = 0,$<br>OE = 0 V | 0.72 V to 1.96 V | 0.72 V to 1.98 V | | 2.5 | 20 | μA | | | | | 0.72 V | 0.72 V to 1.98 V | | 1.5 | 40 | | | | | $V_I = V_O = 0 \text{ V or } V_{CCI},$<br>$I_O = 0,$ | 1.1 V | 1.1 V to 1.98 V | | 2 | 25 | μA | | CCA | | OE = V <sub>CCA</sub> | 1.32 V | 1.32 V to 1.98 V | | 3 | 25 | μА | | | | | 1.98 V | 1.98 V | | 4 | 28 | | | | | | 0.72 V | 0.72 V to 1.98 V | | 1 | 24 | | | | | $V_I = V_O = 0 \text{ V or } V_{CCI},$<br>$I_O = 0,$ | 1.1 V | 1.1 V to 1.98 V | | 1.5 | 26 | μA | | ССВ | | OE = V <sub>CCA</sub> | 1.32 V | 1.32 V to 1.98 V | | 2 | 26 | μΛ | | | | | 1.98 V | 1.98 V | | 2.5 | 28 | | | | | | 0.72 V | 0.72 V to 1.98 V | | 1 | 46 | | | | | $V_I = V_O = 0 \text{ V or } V_{CCI},$<br>$I_O = 0,$ | 1.1 V | 1.1 V to 1.98 V | | 2 | 48 | ^ | | CCA + ICCB | | OE = V <sub>CCA</sub> | 1.32 V | 1.32 V to 1.98 V | | 4 | 48 | μA | | | | | 1.98 V | 1.98 V | | 6 | 54 | | ## 5.5 Electrical Characteristics (続き) over recommended operating free-air temperature range (unless otherwise noted)<sup>1 2 3</sup> | | PARAMETER | TEST<br>CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | UNIT | |-----------------|-------------|-----------------------------------------------|------------------|------------------|-----|-----|-----|------| | R <sub>on</sub> | | V <sub>I</sub> = 0.1 V, I <sub>O</sub> = 2 mA | 1.8 V | 1.8 V | , | 8 | 20 | | | | | V <sub>I</sub> = 0.1 V, I <sub>O</sub> = 2 mA | 0.8 V, 1.8 V | 1.8 V, 0.8 V | | 10 | 28 | Ω | | | | V <sub>I</sub> = 0.1 V, I <sub>O</sub> = 2 mA | 1.2 V, 1.8 V | 1.8 V, 1.2 V | | 8 | 18 | | | Cı | OE | | 1.98 V | 1.98 V | | 2 | 3 | pF | | C <sub>io</sub> | A or B port | | 0 V, 1 V, 1.98 V | 0 V, 1 V, 1.98 V | | 4 | 8 | pF | - (1) - (2) - $V_{CCI}$ is the $V_{CC}$ associated with the input port. $V_{CCO}$ is the $V_{CC}$ associated with the output port. $V_{CCA}$ must be less than or equal to $V_{CCB}$ , and $V_{CCA}$ must not exceed 1.98 V. RTA is "rise time accelerator" and FTA is "fall time accelerator". (3) ## 5.6 Timing Requirements over operating free-air temperature range (unless otherwise noted). Typical specifications are at T<sub>A</sub> = 25 °C unless otherwise | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|---------------------------------------------|---------------------------------------|-----|-----|-----|------| | t <sub>RTA</sub> | Time from V <sub>RTA</sub> to RTA disabling | Ax, Bx = Hi-Z<br>EN = V <sub>CC</sub> | | 80 | 210 | ns | | t <sub>W</sub> | Pulse width | data inputs | 35 | | | ns | Product Folder Links: TCA39416 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated ## **5.7 Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------|--------------------------|------------------------------------------------------|-----|-----|-----|------| | | | | V <sub>CCA</sub> = 0.72 V | | 8 | 20 | | | | | | V <sub>CCA</sub> = 0.8 V | | 7 | 18 | | | t <sub>PHL</sub> | Α | В | V <sub>CCA</sub> = 1.0 V | | 4 | 13 | ns | | | | | V <sub>CCA</sub> = 1.2 V | | 2 | 9 | | | | | | V <sub>CCA</sub> = 1.8 V | | 1 | 5 | | | | | | V <sub>CCA</sub> = 0.72 V | | 8 | 30 | | | | | | V <sub>CCA</sub> = 0.8 V | | 6 | 16 | | | t <sub>PLH</sub> | A | В | V <sub>CCA</sub> = 1.0 V | | 3 | 10 | ns | | | | | V <sub>CCA</sub> = 1.2 V | | 2 | 8 | | | | | | V <sub>CCA</sub> = 1.8 V | | 0.5 | 4 | | | | | | V <sub>CCB</sub> = 0.72 V | | 9 | 18 | | | | | | V <sub>CCB</sub> = 0.8 V | | 8 | 15 | | | t <sub>PHL</sub> | В | A | V <sub>CCB</sub> = 1.0 V | | 8 | 16 | ns | | | | | V <sub>CCB</sub> = 1.2 V | | 2 | 17 | | | | | | V <sub>CCB</sub> = 1.8 V | | 2 | 18 | | | | | | V <sub>CCB</sub> = 0.72 V | | 9 | 35 | | | | | | V <sub>CCB</sub> = 0.8 V | | 2 | 18 | | | t <sub>PLH</sub> | В | A | V <sub>CCB</sub> = 1.0 V | | 1 | 16 | ns | | | | | V <sub>CCB</sub> = 1.2 V | | 0.5 | 15 | | | | | | V <sub>CCB</sub> = 1.8 V | | 0.5 | 14 | | | t <sub>SK(O)-RISE</sub> | Rising Channel-to-ch | annel skew (Propagation) | | | | 3 | ns | | t <sub>SK(O)-FALL</sub> | | annel skew (Propagation) | | | | 3 | ns | | t <sub>en</sub> | OE | A or B | | | | 250 | ns | | t <sub>dis</sub> | OE | A or B | | | | 350 | ns | | <u> </u> | B-port | | V <sub>CCA</sub> = 0.72 V | | 18 | 42 | | | | | | V <sub>CCA</sub> = 0.8 V | | 5 | 22 | | | t <sub>rA</sub> | | A-port | V <sub>CCA</sub> = 1.0 V | | 4 | 15 | ns | | | | | V <sub>CCA</sub> = 1.2 V | | 2 | 12 | | | | | | V <sub>CCA</sub> = 1.8 V | | 1.5 | 9 | | | | | | V <sub>CCB</sub> = 0.72 V | | 6 | 34 | | | | | | V <sub>CCB</sub> = 0.8 V | | 4 | 21 | | | t <sub>rB</sub> | A-port | B-port | V <sub>CCB</sub> = 1.0 V | | 3 | 15 | ns | | 10 | ' | ' | V <sub>CCB</sub> = 1.2 V | | 2 | 13 | | | | | | V <sub>CCB</sub> = 1.8 V | | 1.5 | 8 | | | | | | V <sub>CCA</sub> = 0.72 V | | 4 | 12 | | | | | | V <sub>CCA</sub> = 0.8 V | | 4 | 11 | | | t <sub>fA</sub> | B-port | A-port | V <sub>CCA</sub> = 1.0 V | | 3 | 11 | ns | | TIA. | 2 60 | | V <sub>CCA</sub> = 1.2 V | | 3 | 11 | .10 | | | | | V <sub>CCA</sub> = 1.8 V | | 4 | 12 | | | | | | V <sub>CCB</sub> = 0.72 V | | 4 | 9 | | | | | | V <sub>CCB</sub> = 0.8 V | | 4 | 9 | | | t | A-port | R-port | V <sub>CCB</sub> = 0.6 V<br>V <sub>CCB</sub> = 1.0 V | | 3 | 10 | ne | | t <sub>fB</sub> | A-port | B-port | | | 3 | 11 | ns | | | | | $V_{CCB} = 1.2 \text{ V}$ $V_{CCB} = 1.8 \text{ V}$ | | 2 | 11 | | | | | | | | | | | 1 Product Folder Links: TCA39416 ## **5.8 Typical Characteristics** ## **6 Parameter Measurement Information** Following load circuit is used to measure pulse duration, propagation delay, output rise-time and fall-time measurement. 図 6-1. Load Circuit A. Load resistance $R_L = 1 \text{ M}\Omega$ for measuring data rate, pulse width, propagation delay and output rise and fall measurements. $R_L = 50 \text{ k}\Omega$ for measuring enable and disable times. Product Folder Links: TCA39416 - B. $R_T$ termination resistance should be equal to $Z_{OUT}$ of pulse generators. - C. C<sub>L</sub> Load capacitance includes probe and jig capacitance. C<sub>L</sub> = 15 pF when on the B-side. - D. V<sub>EXT</sub> External voltage for measuring switching times. - E. All input pulses are supplied by generators having the following characteristics: PRR ≤ 26 MHz, Z<sub>O</sub> = 50 Ω, slew rate ≥ 1 V/ns. - F. $V_{CCI}$ is the $V_{CC}$ associated with the input port. - G. $V_{CCO}$ is the $V_{CC}$ associated with the output port. 9 ## 6.1 Voltage Waveforms 図 6-2. Propagation Delay Times - 1. C<sub>L</sub> includes probe and jig capacitance. - 2. Waveform 1 in ⊠ 6-3 is for an output with internal such that the output is high, except when OE is high (see ⊠ 6-1). Waveform 2 in ⊠ 6-3 is for an output with conditions such that the output is low, except when OE is high. - 3. All input pulses are supplied by generators having the following characteristics: PRR ≤ 26 MHz, Z<sub>Ω</sub> = 50 Ω, dv/dt ≥ 1 V/ns. - 4. The outputs are measured one at a time, with one transition per measurement. - 5. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - 6. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - 7. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - 8. $V_{CCI}$ is the $V_{CC}$ associated with the input port. - 9. $V_{CCO}$ is the $V_{CC}$ associated with the output port. 図 6-3. Enable and Disable Times 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated ## 7 Detailed Description #### 7.1 Overview The TCA39416 device is a directionless voltage-level translator specifically designed for translating logic voltage levels. The device is MIPI I3C v1.1.1 compatible supporting data rates up to 12.5 Mbps in I3C Single Data Rate (SDR) mode and 25 Mbps in I3C High Data Rate (HDR-DDR) mode. Like SDR Mode, HDR-DDR Mode uses SCL as a clock; however unlike SDR, data is sampled on both edges of clock SCL effectively doubling the data rate achieving 25 Mbps. The A and B ports are able to accept I/O voltages ranging from 0.72 V to 1.98 V. $V_{CCA}$ must be $\leq V_{CCB}$ to ensure proper operation. The device is a pass-gate architecture with edge-rate accelerators (one-shots) to improve the overall data rate and supports both high speed push-pull and low speed open-drain operation. MIPI I3C specification requires dynamic pull-up control to switch between "strong pull-up" and "weak pull-up" to optimize open-drain and push-pull timing requirements. In TCA39416, the internal $10-k\Omega$ pull-up resistors on Ax and Bx pins are enabled based on respective VCC voltage and OE input and act as High-Keeper when the bus is high. When OE is low, the TCA39416 is disabled, the one shots and internal pull ups are also disabled. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Architecture The TCA39416 architecture (see 🗵 7-1) is an auto-direction-sensing based translator that does not require a direction-control signal to control the direction of data flow from A to B or from B to A. 図 7-1. Architecture of a TCA39416 Cell These two bidirectional channels support both directions of data flow without a direction-control signal. By properly biasing the gate of the pass-FET, the FET can turn on (low $R_{DSON}$ ), when either side input voltage drops to ~ 1 voltage threshold below the lowest of the two supplies. The TCA39416 is part of the TI "Switch" type voltage translator family and employs key circuits to enable this voltage translation: - 1. An N-channel pass-gate transistor topology that ties the A-port to the B-port. - 2. Output rise time accelerator circuitry to detect and accelerate rising edges on the A or B ports - 3. Output fall time accelerator circuitry to detect and accelerate falling edges on the A or B ports For bidirectional voltage translation, pull up resistors are included on the device for dc current sourcing capability. The $V_{GATE}$ gate bias of the N-channel pass transistor is set to the lower supply voltage and can be represented with $V_{CCA}$ . The rise and fall time accelerator (RTA and FTA, respectively) circuitry speeds up the output slew rate by monitoring the input edge for transitions, helping maintain the data rate through the device. During a low-to-high signal rising edge, the rise time accelerator (RTA) circuit turns on to increase the current drive capability of the driver. This edge-rate acceleration provides high ac drive by bypassing the internal $10\text{-k}\Omega$ pull up resistors during the low-to-high transition to speed up the signal. The output resistance of the driver is decreased to approximately 150 $\Omega$ during this acceleration phase. During a high-to-low signal falling edge, the fall time accelerator (FTA) turns on to increase the current drive capability of the driver, similar to the rise time accelerator. This helps reduce the fall time for large capacitive loads. For light capacitive loads, the fall time accelerator will not enable. #### 7.3.2 Enable and Disable The TCA39416 has an OE input that is used to disable the device by setting OE low, which prevents any signals from propagating across the device. This pin is referenced to the $V_{CCA}$ supply. The rise and fall time accelerators and the internal pull-up resistors are also disabled. The disable time $(t_{dis})$ indicates the delay between the time when OE goes low and when the outputs are disabled (Hi-Z). The enable time $(t_{en})$ indicates the amount of time the user must allow for the one-shot circuitry to become operational after OE is taken high. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2023 Texas Instruments Incorporated #### 7.3.3 Pull up resistors on I/O Lines I3C Controllers manage an active (such as, dynamic) pull-up resistance on SDA, which they can enable and disable as the bus transitions between open drain and push-pull mode. The continuous DC current sourcing or sinking capability is determined by the external system-level open-drain or push-pull drivers that are interfaced to the TCA39416 I/O pins. In TCA39416, each A-port I/O has an internal $10-k\Omega$ pull up resistor to $V_{CCA}$ , and each B-port I/O has an internal $10-k\Omega$ pull up resistor to $V_{CCB}$ . The internal pull ups of the TCA39416 are controlled by their respective supplies. The resistors have back-biasing protection, so that if a supply is off, the current cannot flow through the resistors back into the supply. When both A and B side supply is above $V_{UVLO\_RISE}$ and OE is high, the pull up resistors are enabled when the bus is high. #### 7.3.4 Input Driver Requirements The continuous dc-current "sinking" capability is determined by the external system-level open-drain (or push-pull) drivers that are interfaced to the TCA39416 I/O pins. Since the high bandwidth of these bidirectional I/O circuits is used to facilitate this fast change from an input to an output and an output to an input, they have a modest dc-current "sourcing" capability of hundreds of micro-Amps, as determined by the internal $10\text{-k}\Omega$ pullup resistors. The fall time ( $t_{fA}$ , $t_{fB}$ ) of a signal depends on the edge-rate and output impedance of the external device driving TCA39416 data I/Os, as well as the capacitive loading on the data lines. Similarly, the $t_{PHL}$ and max data rates also depend on the output impedance of the external driver. The values for $t_{fA}$ , $t_{fB}$ , $t_{PHL}$ , and maximum data rates in the data sheet assume that the output impedance of the external driver is below $V_{OI}$ on both sides. #### 7.4 Device Functional Modes The TCA39416 device has two functional modes, enabled and disabled. To disable the device, set the OE input low, which disables the rise time and fall time accelerators, and prevents signals from propagating across the channels. The internal pull up resistors are also affected by the OE input and are disabled when OE input is low. Setting the OE input high enables the device. The internal pull-up resistors act has High-Keeper and are enabled based on respective VCC voltage when bus is high. 表 7-1 provides functional description for TCA39416. | Supply | oltage <sup>(4)</sup> | Input <sup>(1)</sup> | I/O | | | | | | | |--------------------|-----------------------|----------------------|------------------|--|--|--|--|--|--| | V <sub>CCA</sub> | V <sub>CCB</sub> | OE <sup>(2)</sup> | | | | | | | | | 0.72 V to 1.98 V | 0.72 V to 1.98 V | L | disconnected | | | | | | | | 0.72 V to 1.98 V | 0.72 V to 1.98 V | Н | A1 = B1; A2 = B2 | | | | | | | | GND <sup>(3)</sup> | GND <sup>(3)</sup> | X | disconnected | | | | | | | 表 7-1. Functional table - (1) H = HIGH voltage level; L = LOW voltage level; X = don't care - (2) OE is referenced to V<sub>CCA</sub>. Pull OE low to place all outputs in 3-state mode. - (3) When either V<sub>CCA</sub> or V<sub>CCB</sub> is at GND level, the device goes into power-down mode. - (4) $V_{CCA} \le V_{CCB}$ Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 ## **8 Application and Implementation** 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information The TCA39416 can be used to bridge the digital-switching compatibility gap between two voltage nodes to successfully interface logic threshold levels found in electronic systems. It should be used in a point-to-point topology for interfacing devices or systems operating at different interface voltages with one another. The primary target application use is for interfacing with I3C push-pull drivers or open-drain drivers on the data I/Os such as I<sup>2</sup>C or SMBus, where the data is bidirectional and no control signal is available. ### 8.2 Typical Application 図 8-1. Typical Application #### 8.2.1 Design Requirements For this design example, use the parameters listed in $\pm$ 8-1. 表 8-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------|------------------| | Input voltage range | 0.72 V to 1.98 V | | Output voltage range | 0.72 V to 1.98 V | #### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: Input voltage range 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated - Use the supply voltage of the device that is driving the TCA39416 device to determine the input voltage range. For a valid logic high, the value must exceed the V<sub>IH</sub> of the input port. For a valid logic low, the value must be less than the V<sub>IL</sub> of the input port. - Output voltage range - Use the supply voltage of the device that the TCA39416 device is driving to determine the output voltage range - The TCA39416 device has 10-k $\Omega$ internal pull up resistors that act as high-keepers when the I/O lines are high. #### 8.2.3 Application Curve 図 8-2. Level-Translation of a 12.5-MHz Signal ## 8.3 Power Supply Recommendations The TCA39416 has no supply restrictions outside of the 0.72 V to 1.98 V range. $V_{CCA}$ must be $\leq V_{CCB}$ for proper operation. The sequencing of each power supply does not damage the device during the power up operation, so either power supply can be ramped up first. The output-enable (OE) input circuit is designed so that when the (OE) input is low, the outputs are disabled. No signals may propagate the rise time and fall time accelerators, and the internal pull up resistors are disabled. To make sure the signals do not pass through during power up or power down, the OE input pin must be tied to GND through a pull down resistor. The OE input pin should not be enabled until $V_{CCA}$ and $V_{CCB}$ are fully ramped and stable. If OE is tied to $V_{CCA}$ , this is OK, but might result in a glitch on the bus during power up depending on the capacitive load and ramp rates. The minimum value of the pull down resistor to ground is determined by the current-sourcing capability of the driver. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 #### 8.4 Layout ## 8.4.1 Layout Guidelines For reliability of the device, the following common printed-circuit board layout guidelines are recommended: - 1. Bypass capacitors should be used on power supplies and should be placed as close as possible to the $V_{CCA}$ , $V_{CCB}$ pin, and $G_{ND}$ pin. - 2. Short trace lengths should be used to avoid excessive loading. - 3. Keep Ax and Bx lengths close to prevent skewing the signals. - 4. PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than the one-shot duration, approximately < 20 ns. Making sure that any reflection encounters low impedance at the source driver. ### 8.4.2 Layout Example 図 8-3. Layout Example (DDF) Copyright © 2023 Texas Instruments Incorporated ## 9 Device and Documentation Support ## 9.1 Documentation Support For related documentation see the following: • Texas Instruments, I3C - Next Generation Serial Communication Interface ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision A (July 2023) to Revision B (November 2023) | Page | |---|--------------------------------------------------------------------------------------------------------|------| | • | JEDEC I3C JESD403 との「機能」互換性を追加 | 1 | | • | Changed t <sub>en</sub> by deleting the typical value and changing the max value from 124 ns to 250 ns | 7 | | • | Changed t <sub>dis</sub> by deleting the typical value and changing the max value from 68 ns to 350 ns | 7 | | • | Changed from 13C to I3C | 14 | | | Changed round-trip delay from < 30 ns to < 20 ns | | | _ | | | | С | hanges from Revision * (December 2022) to Revision A (July 2023) | Page | | _ | hanges from Revision * (December 2022) to Revision A (July 2023)<br>「パッケージ情報」表の X2SON から製品プレビューの注を削除 | | | _ | | 1 | Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated 18 Product Folder Links: TCA39416 www.ti.com 21-Dec-2023 #### PACKAGING INFORMATION | Orderable Device Statu (1) | S Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |----------------------------|----------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | PTCA39416DTWR ACTIV | E X2SON | DTW | 8 | 3000 | TBD | (6)<br>Call TI | Call TI | -40 to 125 | | Samples | | TCA39416DDFR ACTIV | E SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2VIF | | | TCA39416DTWR ACTIV | | DTW | | | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 10C | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 21-Dec-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Dec-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCA39416DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TCA39416DTWR | X2SON | DTW | 8 | 3000 | 180.0 | 8.4 | 1.15 | 1.5 | 0.55 | 4.0 | 8.0 | Q1 | www.ti.com 23-Dec-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TCA39416DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TCA39416DTWR | X2SON | DTW | 8 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC SMALL OUTLINE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package complies to JEDEC MO-287 variation X2EAF. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated