











**DRV8870** 

ZHCSE25 - AUGUST 2015

# DRV8870 3.6A 刷式直流电机驱动器 (PWM 控制)

#### 特性

- 独立的 H 桥电机
  - 驱动一个直流电机、一个步进电机的绕组或其他 负载
- 6.5V 至 45V 宽工作电压范围
- 565mΩ (典型值) R<sub>DS(on)</sub> (HS + LS)
- 3.6A 峰值电流驱动能力
- 脉宽调制 (PWM) 控制接口
- 集成电流调节功能
- 低功耗休眠模式
- 小型封装尺寸
  - 8 引脚 HSOP 封装, 带有 PowerPAD™
  - -4.9mm  $\times 6.0$ mm
- 集成保护特性
  - VM 欠压闭锁 (UVLO)
  - 过流保护 (OCP)
  - 热关断 (TSD)
  - 自动故障恢复

#### 2 应用范围

- 打印机
- 电器
- 工业设备
- 其他机电一体化应用

#### 3 说明

DRV8870 是一款刷式直流电机驱动器,适用于打印 机、电器、工业设备以及其他小型机器。 两个逻辑输 入控制 H 桥驱动器, 该驱动器由四个 N 沟道金属氧化 物半导体场效应晶体管 (MOSFET) 组成,能够以高达 3.6A 的峰值电流双向控制电机。 利用电流衰减模式, 可通过对输入进行脉宽调制 (PWM) 来控制电机转速。 如果将两个输入均置为低电平,则电机驱动器将进入低 功耗休眠模式。

DRV8870 具有集成电流调节功能,该功能基于模拟输 入 VREF 以及 ISEN 引脚的电压(与流经外部感测电 阻的电机电流成正比)。 该器件能够将电流限制在某 一已知水平,这可显著降低系统功耗要求,并且无需大 容量电容来维持稳定电压,尤其是在电机启动和停转 时。

该器件针对故障和短路问题提供了全面保护,包括欠压 锁定 (UVLO)、过流保护 (OCP) 和过热保护 (TSD)。 故障排除后,器件会自动恢复正常工作。

#### 器件信息(1)

| 部件号     | 封装       | 封装尺寸 (标称值)      |
|---------|----------|-----------------|
| DRV8870 | HSOP (8) | 4.90mm × 6.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

#### 6.5 to 45 V **DRV8870** 3.6 A IN1 Controller IN2 **Brushed DC** Motor Driver VREF . Current **ISEN** Regulation Fault Protection

简化电路原理图





## 目录

| 2 3 | 特性                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8  | Application and Implementation | 11<br>11             |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------------------|----------------------|
|     | 修订历史记录 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3  | 9.1 Bulk Capacitance           |                      |
|     | Pin Configuration and Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10 | Layout                         |                      |
|     | Specifications       3         6.1 Absolute Maximum Ratings       3         6.2 ESD Ratings       4         6.3 Recommended Operating Conditions       4         6.4 Thermal Information       4         6.5 Electrical Characteristics       5         6.6 Typical Characteristics       6         Detailed Description       7         7.1 Overview       7         7.2 Functional Block Diagram       7         7.3 Feature Description       8         7.4 Device Functional Modes       10 | 11 | 10.1 Layout Guidelines         | 15 15 15 17 17 17 17 |

## 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2015 年 8 月 | *    | 首次发布。 |



www.ti.com.cn

#### 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN TYPE |   |      | DECORIDATION                                                                                                                                                                    |                                                                                                                                                      |  |
|----------|---|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          |   | ITPE | DESCRIPTION                                                                                                                                                                     |                                                                                                                                                      |  |
| GND      | 1 | PWR  | Logic ground                                                                                                                                                                    | Connect to board ground                                                                                                                              |  |
| IN1      | 3 |      | Lagia inputa                                                                                                                                                                    | Controls the LL bridge output Lles internal pulldowns (See Table 1)                                                                                  |  |
| IN2      | 2 |      | Logic inputs                                                                                                                                                                    | Controls the H-bridge output. Has internal pulldowns. (See Table 1.)                                                                                 |  |
| ISEN     | 7 | PWR  | High-current ground path If using current regulation, connect ISEN to a resistor (low-v high-power-rating) to ground. If not using current regulation, ISEN directly to ground. |                                                                                                                                                      |  |
| OUT1     | 6 | 0    | Ll bridge output                                                                                                                                                                | Connect directly to the motor or other inductive load.                                                                                               |  |
| OUT2     | 8 |      | H-bridge output                                                                                                                                                                 | Connect directly to the motor of other inductive load.                                                                                               |  |
| PAD      | _ | _    | Thermal pad                                                                                                                                                                     | Connect to board ground. For good thermal dissipation, use large ground planes on multiple layers, and multiple nearby vias connecting those planes. |  |
| VM       | 5 | PWR  | 6.5-V to 45-V power supply Connect a 0.1-µF bypass capacitor to ground, as well as substitution bulk capacitance, rated for the VM voltage.                                     |                                                                                                                                                      |  |
| VREF     | 4 | I    | Analog input  Apply a voltage between 0.3 to 5 V. For information on or regulation, see the <i>Current Regulation</i> section.                                                  |                                                                                                                                                      |  |

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                | MIN  | MAX      | UNIT |
|------------------------------------------------|------|----------|------|
| Power supply voltage (VM)                      | -0.3 | 50       | V    |
| Power supply voltage ramp rate (VM)            | 0    | 2        | V/µs |
| Logic input voltage (IN1, IN2)                 | -0.3 | 7        | V    |
| Reference input pin voltage (VREF)             | -0.3 | 6        | V    |
| Continuous phase node pin voltage (OUT1, OUT2) | -0.7 | VM + 0.7 | V    |
| Current sense input pin voltage (ISEN) (2)     | -0.5 | 1        | V    |
| Operating junction temperature, T <sub>J</sub> | -40  | 150      | °C   |
| Storage temperature, T <sub>stg</sub>          | -65  | 150      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> Transients of ±1 V for less than 25 ns are acceptable



#### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| .,                 | Electronic Confort com  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±6000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                      | MIN     | NOM MAX | UNIT |
|-------------------|--------------------------------------|---------|---------|------|
| VM                | Power supply voltage range           | 6.5     | 45      | V    |
| VREF              | VREF input voltage range             | 0.3 (1) | 5       | V    |
| VI                | Logic input voltage range (IN1, IN2) | 0       | 5.5     | V    |
| f <sub>PWM</sub>  | Logic input PWM frequency (IN1, IN2) | 0       | 100     | kHz  |
| I <sub>peak</sub> | Peak output current (2)              | 0       | 3.6     | Α    |
| T <sub>A</sub>    | Operating ambient temperature (2)    | -40     | 125     | °C   |

<sup>(1)</sup> Operational at VREF = 0 to 0.3 V, but accuracy is degraded

#### 6.4 Thermal Information

|                      |                                              | DRV8870    |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC (1)                           | DDA (HSOP) | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 41.1       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 53.1       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 23.1       | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 8.2        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 23         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.7        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

**STRUMENTS** 

<sup>(2)</sup> Power dissipation and thermal limits must be observed



www.ti.com.cn

### 6.5 Electrical Characteristics

T<sub>A</sub> = 25°C, over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                         | TEST CONDITIONS                             | MIN | TYP | MAX  | UNIT |
|----------------------|-----------------------------------|---------------------------------------------|-----|-----|------|------|
| POWER S              | UPPLY (VM)                        |                                             |     |     |      |      |
| VM                   | VM operating voltage              |                                             | 6.5 |     | 45   | V    |
| I <sub>VM</sub>      | VM operating supply current       | VM = 12 V                                   |     | 3   | 10   | mA   |
| I <sub>VMSLEEP</sub> | VM sleep current                  | VM = 12 V                                   |     |     | 10   | μΑ   |
| t <sub>ON</sub> (1)  | Turn-on time                      | VM > V <sub>UVLO</sub> with IN1 or IN2 high |     | 40  | 50   | μs   |
| LOGIC-LE             | VEL INPUTS (IN1, IN2)             |                                             |     |     |      |      |
| $V_{IL}$             | Input logic low voltage           |                                             |     |     | 0.5  | V    |
| V <sub>IH</sub>      | Input logic high voltage          |                                             | 1.5 |     |      | V    |
| V <sub>HYS</sub>     | Input logic hysteresis            |                                             |     | 0.5 |      | V    |
| I <sub>IL</sub>      | Input logic low current           | V <sub>IN</sub> = 0 V                       | -1  |     | 1    | μΑ   |
| I <sub>IH</sub>      | Input logic high current          | V <sub>IN</sub> = 3.3 V                     |     | 33  | 100  | μΑ   |
| R <sub>PD</sub>      | Pulldown resistance               | to GND                                      |     | 100 |      | kΩ   |
| t <sub>PD</sub>      | Propagation delay                 | INx to OUTx change (see Figure 6)           |     | 0.7 | 1    | μs   |
| t <sub>sleep</sub>   | Time to sleep                     | Inputs low to sleep                         |     | 1   | 1.5  | ms   |
| MOTOR DI             | RIVER OUTPUTS (OUT1, OU           | T2)                                         |     |     |      |      |
| R <sub>DS(ON)</sub>  | High-side FET on resistance       | VM = 24 V, I = 1 A, T <sub>A</sub> = 25°C   |     | 307 | 360  | mΩ   |
| R <sub>DS(ON)</sub>  | Low-side FET on resistance        | VM = 24 V, I = 1 A, T <sub>A</sub> = 25°C   |     | 258 | 320  | mΩ   |
| t <sub>DEAD</sub>    | Output dead time                  |                                             |     | 220 |      | ns   |
| V <sub>d</sub>       | Body diode forward voltage        | I <sub>OUT</sub> = 1 A                      |     | 0.8 | 1    | V    |
| CURRENT              | REGULATION                        |                                             |     |     |      |      |
| A <sub>V</sub>       | ISEN gain                         | VREF = 2.5 V                                | 9.4 | 10  | 10.4 | V/V  |
| t <sub>OFF</sub>     | PWM off-time                      |                                             |     | 25  |      | μs   |
| t <sub>BLANK</sub>   | PWM blanking time                 |                                             |     | 2   |      | μs   |
| PROTECTI             | ON CIRCUITS                       |                                             |     |     |      |      |
|                      | V/M do mod la ma la alcada        | VM falls until UVLO triggers                |     | 6.1 | 6.4  | V    |
| $V_{UVLO}$           | VM undervoltage lockout           | VM rises until operation recovers           |     | 6.3 | 6.5  |      |
| V <sub>UV,HYS</sub>  | VM undervoltage hysteresis        | Rising to falling threshold                 | 100 | 180 |      | mV   |
| I <sub>OCP</sub>     | Overcurrent protection trip level |                                             | 3.7 | 4.5 | 6.4  | Α    |
| t <sub>OCP</sub>     | Overcurrent deglitch time         |                                             |     | 1.5 |      | μs   |
| t <sub>RETRY</sub>   | Overcurrent retry time            |                                             |     | 3   |      | ms   |
| T <sub>SD</sub>      | Thermal shutdown temperature      |                                             | 150 | 175 |      | °C   |
| T <sub>HYS</sub>     | Thermal shutdown hysteresis       |                                             |     | 40  |      | °C   |

<sup>(1)</sup>  $t_{ON}$  applies when the device initially powers up, and when it exits sleep mode.

ZHCSE25 – AUGUST 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

### 6.6 Typical Characteristics





#### 7 Detailed Description

#### 7.1 Overview

www.ti.com.cn

The DRV8870 is an optimized 8-pin device for driving brushed DC motors with 6.5 to 45 V and up to 3.6-A peak current. The integrated current regulation restricts motor current to a predefined maximum. Two logic inputs control the H-bridge driver, which consists of four N-channel MOSFETs that have a typical  $R_{ds(on)}$  of 565 m $\Omega$  (including one high-side and one low-side FET). A single power input, VM, serves as both device power and the motor winding bias voltage. The integrated charge pump of the device boosts VM internally and fully enhances the high-side FETs. Motor speed can be controlled with pulse-width modulation, at frequencies between 0 to 100 kHz. The device has an integrated sleep mode that is entered by bringing both inputs low. An assortment of protection features prevent the device from being damaged if a system fault occurs.

#### 7.2 Functional Block Diagram



ZHCSE25 – AUGUST 2015 www.ti.com.cn

#### TEXAS INSTRUMENTS

#### 7.3 Feature Description

#### 7.3.1 Bridge Control

The DRV8870 output consists of four N-channel MOSFETs that are designed to drive high current. They are controlled by the two logic inputs IN1 and IN2, according to Table 1.

| IN1 IN2 OUT |   | OUT1   | OUT2   | DESCRIPTION                                                   |  |  |
|-------------|---|--------|--------|---------------------------------------------------------------|--|--|
| 0           | 0 | High-Z | High-Z | Coast; H-bridge disabled to High-Z (sleep entered after 1 ms) |  |  |
| 0           | 1 | L      | Н      | Reverse (Current OUT2 → OUT1)                                 |  |  |
| 1           | 0 | Н      | L      | Forward (Current OUT1 → OUT2)                                 |  |  |
| 1           | 1 | L      | L      | Brake; low-side slow decay                                    |  |  |

**Table 1. H-Bridge Control** 

The inputs can be set to static voltages for 100% duty cycle drive, or they can be pulse-width modulated (PWM) for variable motor speed. When using PWM, it typically works best to switch between driving and braking. For example, to drive a motor forward with 50% of its max RPM, IN1 = 1 and IN2 = 0 during the driving period, and IN1 = 1 and IN2 = 1 during the other period. Alternatively, the coast mode (IN1 = 0, IN2 = 0) for *fast current decay* is also available. The input pins can be powered before VM is applied.



Figure 4. H-Bridge Current Paths

#### 7.3.2 Sleep Mode

When IN1 and IN2 are both low for time  $t_{SLEEP}$  (typically 1 ms), the DRV8870 enters a low-power sleep mode, where the outputs remain High-Z and the device uses  $I_{VMSLEEP}$  (microamps) of current. If the device is powered up while both inputs are low, sleep mode is immediately entered. After IN1 or IN2 are high for at least 5 µs, the device will be operational 50 µs ( $t_{ON}$ ) later.

#### 7.3.3 Current Regulation

The DRV8870 limits the output current based on the analog input VREF and the resistance of an external sense resistor on pin ISEN, according to this equation:



$$I_{TRIP} (A) = \frac{VREF (V)}{A_v \times R_{ISEN} (\Omega)} = \frac{VREF (V)}{10 \times R_{ISEN} (\Omega)}$$
(1)

For example, if VREF = 3.3 V and a  $R_{ISEN} = 0.15 \Omega$ , the DRV8870 will limit motor current to 2.2 A no matter how much load torque is applied. For guidelines on selecting a sense resistor, see Sense Resistor.

When I<sub>TRIP</sub> has been reached, the device enforces slow current decay by enabling both low-side FETs, and it does this for time  $t_{OFF}$  (typically 25  $\mu$ s).



Figure 5. Current Regulation Time Periods

After  $t_{\text{OFF}}$  has elapsed, the output is re-enabled according to the two inputs INx. The drive time  $(t_{\text{DRIVE}})$  until reaching another  $I_{\text{TRIP}}$  event heavily depends on the VM voltage, the motor's back-EMF, and the motor's inductance.

#### 7.3.4 Dead Time

When an output changes from driving high to driving low, or driving low to driving high, dead time is automatically inserted to prevent shoot-through. t<sub>DEAD</sub> is the time in the middle when the output is High-Z. If the output pin is measured during t<sub>DEAD</sub>, the voltage will depend on the direction of current. If current is leaving the pin, the voltage will be a diode drop below ground. If current is entering the pin, the voltage will be a diode drop above VM. This diode is the body diode of the high-side or low-side FET.



Figure 6. Propagation Delay Time

ZHCSE25 – AUGUST 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

#### 7.3.5 Protection Circuits

The DRV8870 is fully protected against VM undervoltage, overcurrent, and overtemperature events.

#### 7.3.5.1 VM Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all FETs in the H-bridge will be disabled. Operation will resume when VM rises above the UVLO threshold.

#### 7.3.5.2 Overcurrent Protection (OCP)

If the output current exceeds the OCP threshold  $I_{OCP}$  for longer than  $t_{OCP}$ , all FETs in the H-bridge are disabled for a duration of  $t_{RETRY}$ . After that, the H-bridge will be re-enabled according to the state of the INx pins. If the overcurrent fault is still present, the cycle repeats; otherwise normal device operation resumes.

#### 7.3.5.3 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled. After the die temperature has fallen to a safe level, operation automatically resumes.

**Table 2. Protection Functionality** 

| FAULT                          | CONDITION                           | H-BRIDGE BECOMES | RECOVERY                 |
|--------------------------------|-------------------------------------|------------------|--------------------------|
| VM undervoltage lockout (UVLO) | VM < V <sub>UVLO</sub>              | Disabled         | VM > V <sub>UVLO</sub>   |
| Overcurrent (OCP)              | I <sub>OUT</sub> > I <sub>OCP</sub> | Disabled         | t <sub>RETRY</sub>       |
| Thermal Shutdown (TSD)         | T <sub>J</sub> > 150°C              | Disabled         | $T_J < T_{SD} - T_{HYS}$ |

#### 7.4 Device Functional Modes

The DRV8870 can be used in multiple ways to drive a brushed DC motor.

#### 7.4.1 PWM With Current Regulation

This scheme uses all of the device's capabilities.  $I_{TRIP}$  is set above the normal operating current, and high enough to achieve an adequate spin-up time, but low enough to constrain current to a desired level. Motor speed is controlled by the duty cycle of one of the inputs, while the other input is static. Brake/slow decay is typically used during the off-time.

#### 7.4.2 PWM Without Current Regulation

If current regulation is not needed, pin ISEN should be directly connected to the PCB ground plane. VREF must still be 0.3 to 5 V, and larger voltages provide greater noise margin. This mode provides the highest possible peak current: up to 3.6 A for a few hundred milliseconds (depending on PCB characteristics and the ambient temperature). If current exceeds 3.6 A, the device might reach overcurrent protection (OCP) or overtemperature shutdown (TSD). If that happens, the device disables and protects itself for about 3 ms (t<sub>RETRY</sub>) and then resumes normal operation.

#### 7.4.3 Static Inputs With Current Regulation

IN1 and IN2 can be set high and low for 100% duty cycle drive, and  $I_{TRIP}$  can be used to control the motor's current, speed, and torque capability.

#### 7.4.4 VM Control

In some systems it is desirable to vary VM as a means of changing motor speed. See *Motor Voltage* for more information.

www.ti.com.cn

#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DRV8870 is typically used to drive one brushed DC motor.

#### 8.2 Typical Application



Figure 7. Typical Connections

#### 8.2.1 Design Requirements

Table 3 lists the design parameters.

**Table 3. Design Parameters** 

| DESIGN PARAMETER         | REFERENCE          | EXAMPLE VALUE |
|--------------------------|--------------------|---------------|
| Motor voltage            | V <sub>M</sub>     | 24 V          |
| Motor RMS current        | I <sub>RMS</sub>   | 0.8 A         |
| Motor startup current    | I <sub>START</sub> | 2 A           |
| Motor current trip point | I <sub>TRIP</sub>  | 2.2 A         |
| VREF voltage             | VREF               | 3.3 V         |
| Sense resistance         | R <sub>ISEN</sub>  | 0.15 Ω        |
| PWM frequency            | f <sub>PWM</sub>   | 5 kHz         |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Motor Voltage

The motor voltage to use will depend on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

#### 8.2.2.2 Drive Current

The current path is through the high-side sourcing DMOS power driver, motor winding, and low-side sinking DMOS power driver. Power dissipation losses in one source and sink DMOS power driver are shown in the following equation.

ZHCSE25 – AUGUST 2015 www.ti.com.cn

$$P_D = I^2 \left( R_{DS(on)Source} + R_{DS(on)Sink} \right)$$

(2)

The DRV8870 has been measured to be capable of 2-A RMS current at 25°C on standard FR-4 PCBs. The max RMS current will vary based on PCB design and the ambient temperature.

#### 8.2.2.3 Sense Resistor

For optimal performance, it is important for the sense resistor to be:

- Surface-mount
- Low inductance
- Rated for high enough power
- Placed closely to the motor driver

The power dissipated by the sense resistor equals  $I_{RMS}^2 \times R$ . For example, if peak motor current is 3 A, RMS motor current is 1.5 A, and a 0.2- $\Omega$  sense resistor is used, the resistor will dissipate 1.5 A<sup>2</sup> × 0.2  $\Omega$  = 0.45 W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, the system designer should add margin. It is always best to measure the actual sense resistor temperature in a final system.

Because power resistors are larger and more expensive than standard resistors, it is common practice to use multiple standard resistors in parallel, between the sense node and ground. This distributes the current and heat dissipation.

#### 8.2.3 Application Curves





www.ti.com.cn

IN2 1 5.00 V N Figure 10. Current Ramp With a 2- $\Omega$ , 1 mH, Figure 11. t<sub>PD</sub> RL Load and VM = 45 V IOUT1 IN2 1 5.00 V 1 5.00 V % 2 20.0 V % 5 5.00 V % 3 500mA % 100µs 110.0M5/s 10.0M5/s 10.0m5 Figure 12. Current Regulation With VREF = 2 V and Figure 13. OCP With 45 V and the Outputs Shorted Together 150 mΩ

# TEXAS INSTRUMENTS

#### 9 Power Supply Recommendations

#### 9.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The power supply's capacitance and ability to source current
- · The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



Figure 14. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.



#### 10 Layout

www.ti.com.cn

#### 10.1 Layout Guidelines

The bulk capacitor should be placed to minimize the distance of the high-current path through the motor driver device. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.

Small-value capacitors should be ceramic, and placed closely to device pins.

The high-current device outputs should use wide metal traces.

The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias help dissipate the  $I^2 \times R_{DS(n)}$  heat that is generated in the device.

#### 10.2 Layout Example

Recommended layout and component placement is shown in the following diagram.



Figure 15. Layout Recommendation

#### 10.3 Thermal Considerations

The DRV8870 device has thermal shutdown (TSD) as described in the *Thermal Shutdown (TSD)* section. If the die temperature exceeds approximately 175°C, the device is disabled until the temperature drops below the temperature hysteresis level.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high of an ambient temperature.

#### 10.4 Power Dissipation

Power dissipation in the DRV8870 device is dominated by the power dissipated in the output FET resistance, R<sub>DS(on)</sub>. Use the equation in the *Drive Current* section to calculate the estimated average power dissipation when driving a load.

Note that at startup, the current is much higher than normal running current; this peak current and its duration must be also be considered.

ZHCSE25 – AUGUST 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

#### **Power Dissipation (continued)**

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

#### NOTE

 $R_{DS(on)}$  increases with temperature, so as the device heats, the power dissipation increases. This fact must be taken into consideration when sizing the heatsink.

The power dissipation of the DRV8870 is a function of RMS motor current and the FET resistance ( $R_{DS(ON)}$ ) of each output.

Power 
$$\approx I_{RMS}^2 \times \left( \text{High-side } R_{DS(ON)} + \text{ Low-side } R_{DS(ON)} \right)$$
 (3)

For this example, the ambient temperature is 58°C, and the junction temperature reaches 80°C. At 58°C, the sum of  $R_{DS(QN)}$  is about 0.72  $\Omega$ . With an example motor current of 0.8 A, the dissipated power in the form of heat will be 0.8  $A^2 \times 0.72 \Omega = 0.46 \text{ W}$ .

The temperature that the DRV8870 reaches will depend on the thermal resistance to the air and PCB. It is important to solder the device PowerPAD to the PCB ground plane, with vias to the top and bottom board layers, in order dissipate heat into the PCB and reduce the device temperature. In the example used here, the DRV8870 had an effective thermal resistance  $R_{\theta JA}$  of 48°C/W, and:

$$T_J = T_A + (P_D \times R_{\theta JA}) = 58^{\circ}C + (0.46 \text{ W} \times 48^{\circ}C/\text{W}) = 80^{\circ}C$$
 (4)

#### 10.4.1 Heatsinking

The PowerPAD package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this connection can be accomplished by adding a number of vias to connect the thermal pad to the ground plane.

On PCBs without internal planes, a copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to the TI application report, *PowerPAD<sup>TM</sup> Thermally Enhanced Package* (SLMA002), and the TI application brief, *PowerPAD Made Easy<sup>TM</sup>* (SLMA004), available at www.ti.com. In general, the more copper area that can be provided, the more power can be dissipated.



## 11 器件和文档支持

#### 11.1 文档支持

www.ti.com.cn

#### 11.1.1 相关文档

- 应用报告《PowerPAD™ 耐热增强型封装》, SLMA002
- 应用简介《PowerPAD™ 速成》, SLMA004
- 应用报告《*电流再循环和衰减模式*》, SLVA321
- 应用报告《计算电机驱动器的功耗》, SLVA504
- 应用报告《了解电机驱动器的额定电流》, SLVA505

#### 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 10-May-2024

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DRV8870DDA       | LIFEBUY | SO PowerPAD  | DDA                | 8    | 75             | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 8870                    |         |
| DRV8870DDAR      | ACTIVE  | SO PowerPAD  | DDA                | 8    | 2500           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-3-260C-168 HR | -40 to 125   | 8870                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4202561/G





PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## DDA (R-PDSO-G8)

## PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



## DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters



## DDA (R-PDSO-G8)

### PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司