# Application Brief Space-Grade, Overcurrent Protection Circuit for TPS7H500x-SP Family of Devices Using the INA901-SP

# Texas Instruments

Carolus Andrews

### **Design Goals**

| Input                 |                       | Overcurrent<br>Conditions | Output              | Supply | Total Ionizing<br>Dose | Single Event Immunity         |
|-----------------------|-----------------------|---------------------------|---------------------|--------|------------------------|-------------------------------|
| I <sub>load Min</sub> | I <sub>load Max</sub> | I <sub>OC_TH</sub>        | V <sub>out_OC</sub> | Vs     | TID                    | SEL                           |
| 10 A                  | 20 A                  | 21 A                      | 2.1 V               | 5 V    | 50 krad (Si)           | 75 MeV × cm <sup>2</sup> / mg |

# **Design Description**

This is a unidirectional current-sensing design, generally referred to as overcurrent protection (OCP) that can provide an overcurrent alert signal to power off a system exceeding a threshold current. In this particular design, the normal operating load is from 10 A to 20 A. The overcurrent threshold for the design triggers when the FAULT pin of the TPS7H500x-SP reaches 0.6 V. The TPS7H500x-SP is a family of PWM controllers that provide a number of features beneficial for the design of DC-DC converter topologies intended for space applications. These devices feature built-in hysteresis, maintaining active shutdown until this value returns below 0.5 V, when active PWM resumed in the system. The full family of TPS7H500x-SP and their various characteristics are listed in the TPS7H500x-SP Device Comparison table.

| Device       | Primary<br>Outputs | Synchronous<br>Rectifier<br>Outputs | Dead-Time Setting     | Leading Edge Blank Time<br>Setting | Duty Cycle Limit<br>Options |
|--------------|--------------------|-------------------------------------|-----------------------|------------------------------------|-----------------------------|
| TPS7H5001-SP | 2                  | 2                                   | Resistor Programmable | Resistor Programmable              | 50%, 75%, 100%              |
| TPS7H5002-SP | 1                  | 1                                   | Resistor Programmable | Resistor Programmable              | 75%, 100%                   |
| TPS7H5003-SP | 1                  | 1                                   | Fixed (50-ns typical) | Fixed (50-ns typical)              | 75%, 100%                   |
| TPS7H5004-SP | 2                  | 0                                   | N/A                   | Resistor Programmable              | 50%                         |

**TPS7H500x-SP Device Comparison** 

To achieve the desired result, the design attenuates the output of the INA901-SP, monitoring the primary, to a precision voltage divider that triggers at the calculated overcurrent point to optimize error in the design against generated heat in the system.

The TPS7H500x-SP operates with a  $V_{IN}$  of 4 V to 14 V, while the INA901-SP operates from a single 2.7-V to 16-V supply, allowing for multiple design cases where both devices can operate from the same supply magnitude. For the purposes of this design, the INA901-SP is powered from a single 5-V supply rail. OCP can be applied to both high-side and low-side topologies. The design presented in this circuit is a high-side implementation, with the common-mode voltage (VCM) placed as a representation of an ideal voltage supply between 5 V and 28 V. This circuit is useful for telemetry, health monitoring and system diagnostics surrounding the TPS7H500x-SP. In addition to this functionality, the circuit implements the INA901-SP, which is a Radiation-Hardness-Assured (RHA), 50-krad(Si) capable device at Low Dose Rate, that is also Single Event Latch-up (SEL) Immune to 75 MeV-cm<sup>2</sup> / mg at 125°C. The TPS7H500x-SP family of devices is RHA, 100-krad(Si) capable device at Low Dose Rate, that is also SEL-immune to 75 MeV-cm<sup>2</sup> / mg at 125°C.

1





#### **Design Notes**

- 1. For accurate overcurrent applications, maintaining a stable power supply with minimized noise and glitches is important. To achieve this, use decoupling capacitor C1 to make sure the device supply is stable. Place the decoupling capacitor as close as possible to the supply pin of the INA901-SP.
- 2. If additional short-circuit-to-ground protection is needed in the circuit, fuses in series with the input pins can provide this functionality, but do not use resistors for this purpose. Addition of resistors to the input pins of the INA901-SP fundamentally changes the gain of the amplifier. However, the tolerance of the internal resistors fluctuates up to 30% (these resistors are matched to one another, rather than an absolute value), and thus this change in gain varies from device to device, and cannot be considered reliable design.

#### **Design Steps**

2

- 1. Full Scale Range: Determine the load range of conditions needing to be monitored. For the purposes of this design example, the load range is defined as 10 A to 20 A, with a desired overcurrent response (I<sub>TRIP</sub>) occurring at 21 A. Select R<sub>SHUNT</sub> with respect to the maximum range of current allowable to the input sense voltage, including the overcurrent value. Additional considerations are offset voltage on the lower end of measurement, including contributions from CMRR and PSRR, and power considerations in the shunt at the upper end of measurement. While designing with INA901-SP, for best performance, make sure that the I<sub>MIN</sub> condition with the chosen shunt produces a sense voltage > 20 mV to comply with the Accuracy Variations as a Result of V<sub>SENSE</sub> and Common-Mode Voltage section of the INA901-SP Radiation Hardened, -15-V to 65-V Common Mode, Unidirectional Current-Shunt Monitor data sheet.
- 2. **Gain Options**: For the INA901-SP, only a 20 V / V option is available, so this condition is fixed for this design.
- 3. **Choosing a shunt resistor**: Given the design conditions defined in step 1, choose an appropriate shunt using the following equation. There is a 200-mV reduction on the supply voltage to make sure that the device meets swing-to-rail limitations of the device. Numerical values come from the previously-defined use case:

$$R_{SHUNT} \le \frac{V_{SWING - RAIL}}{I_{TRIP} \times GAIN} = \frac{4.8 V}{21 A \times 20 \frac{V}{V}} = 11.43 m\Omega$$

The calculated value here is  $11.43 \text{ m}\Omega$ , which is inconvenient from an E-standard manufactured value standpoint. Therefore, a shunt resistor value of  $10 \text{ m}\Omega$  is chosen for the design, which corresponds to a calculated overcurrent point of 4.2 V. However, designing to the output maximum provides more utilization of the full scale range at the tradeoff of thermal constraints increasing proportionally with the resistance. The worst case power dissipation in the shunt resistor is given in the following equation:

$$P_{SHUNT} = I_{max}^2 \times R_{SHUNT} = 21 \text{ A}^2 \times 0.01 \Omega = 4.4 \text{ W}$$



4. **Derating the shunt resistor:** For applications over temperature, power deratings must be taken into account for the chosen shunt. The following image shows a typical power derating curve for a resistor.



**Typical Shunt Derating Curve** 

As the curve demonstrates, the maximum temperature this shunt is able to handle for the maximum rated load is approximately 105°C. For a 125°C application, the shunt is only able to handle 60% of the original rated power rating based on the curve information. From the calculated maximum, this demonstrates the proper choice of power rating of the chosen shunt is shown in the following equation.

$$P_{\text{REQUIRED}} > \frac{P_{\text{max}}}{\text{Derating}} = \frac{4.4 \text{ W}}{0.6} = 7.33 \text{ W}$$

This calculation shows that if this is the chosen shunt resistor, a product from this data sheet rated for at least 7.33 W needs to be selected to provide shunt survivability at the high end of the specified temperature range. Additional margin can also be added for robustness of this design. These numbers are not a standard for all shunts; these operating points differ from resistor to resistor. The numbers can also include additional data points and criterion such as coverings or heat sinks that allow extended range. See the data sheet of the intended shunt and design to make sure it is adequate for the design.

5. **Shifting the overcurrent point to the** TPS7H500x-SP: As determined in step 3, the actual overcurrent point based on the chosen shunt is 4.2 V. The overcurrent voltage must then be attenuated down to 0.6 V for the purposes of the FAULT pin of the TPS7H500x-SP. A simple voltage divider between R2 and R3 accomplishes this. Choose a value of 10 kΩ for R3, and solve the following equation for R2:

$$R_2 = \frac{R_3 (V_{OUT, \text{max}} - 0.6)}{0.6} = \frac{10 \text{ k}\Omega (4.2 \text{ V} - 0.6)}{0.6} = 60 \text{ k}\Omega$$

Often, calculated resistor values do not directly align with available resistor choices. Here,  $60 \text{ k}\Omega$  is not a standard value, and the closest standard value available is 59.7 k $\Omega$ . This choice adds another 0.5% error to the OCP point, and a design choice needs to be made whether this error is acceptable. Some  $60\text{-k}\Omega$  options do exist, but are typically more expensive, since these options are not standard values. For the purposes of this design, the choice of  $60 \text{ k}\Omega$  is made at the expense of additional cost. Both resistors are chosen at 0.1% tolerance. If the design decision is to accept the error, always round down to the nearest standard value to avoid setting the overcurrent point above the intended target, potentially failing to trip at the indicated point.



6. Error check: A major source of error for current shunt monitors is offset error, especially at low measurements. This can also include contributions from common-mode rejection (CMR) and power supply rejection (PSR) abilities of the device. At the higher end of measurement, gain error typically dominates the measurement, since the sense voltage generated is typically large with respect to the offset, and thus minimizes the contribution. In overcurrent applications, offset is usually not an issue, but has bearing if the design decision is made to set the overcurrent point inside the full scale range for thermal relief of the shunt. The following equation shows the general form of all errors relating to a current sense amplifier, and the following image shows the total error curve for the completed design over 5-V, 12-V, and 28-V designs. The major difference of error here is the contribution from common-mode voltage change.





The *other* portion of error in the error equation typically addresses additional external factors, such as the tolerances in the attenuation resistors. As shown in the curves, error increases based on the VCM of the circuit as the voltage deviates from the 12-V data sheet condition, which is the nominal common-mode operating point of the INA901-SP, manifesting as additional offset error referred to the input. Additional accuracy can be gained by providing a larger supply voltage and designing the overcurrent point further from the offset, but this comes with the challenge of increased thermals across the shunt, because the generated sense voltage is directly proportional to the produced heat in the shunt.



#### **Design Simulations**



#### **INA901-SP TINA-TI Circuit Simulation Setup**

# **Transient Simulation and Bench Test Results**

As INA901 TINA-TI Simulation Results demonstrates, the design is confirmed, with the desired 4.2-V output voltage mapping to the desired 0.6-V FAULT trigger. This design was then implemented on the bench.







In INA901-SP Bench Test of Transient Response, a step input of the INA901-SP from 60 mV<sub>SENSE</sub> to 250 mV<sub>SENSE</sub> is made, emulating a short circuit of the load, and the output response is examined. As the curves demonstrate, the time from the beginning of the event to shutdown of the PWM output is approximately 6  $\mu$ s. From the slew up of the INA901-SP, it can be interpolated that the time between the critical trigger and OUTA shutdown is approximately 2  $\mu$ s, which is in line with expected performance of the TPS7H500x-SP, shown in TPS7H500x-SP FAULT Pin Response Time.



# **INA901-SP Bench Test of Transient Response**





6 Space-Grade, Overcurrent Protection Circuit for TPS7H500x-SP Family of Devices Using the INA901-SP

# **Design References**

See the TI Precision Labs, Current Sense Amplifiers video series.

| Design reatured Current Sense Ampliner |                                               |  |  |  |
|----------------------------------------|-----------------------------------------------|--|--|--|
| INA901-SP                              |                                               |  |  |  |
| Vs                                     | 2.7 V to 16 V                                 |  |  |  |
| V <sub>CM</sub>                        | -15 V to 65 V                                 |  |  |  |
| V <sub>OUT</sub>                       | GND + 3 mV to V <sub>S</sub> – 50 mV, typical |  |  |  |
| V <sub>OS</sub>                        | ±500 μV, typical                              |  |  |  |
| Ι <sub>q</sub>                         | 350 μA, typical                               |  |  |  |
| Ι <sub>Β</sub>                         | ±8 μA, typical                                |  |  |  |
| TID Characterization (ELDRS-Free)      | 50 krad (Si)                                  |  |  |  |
| SEL Immune to LET                      | 75 MeV-cm <sup>2</sup> / mg                   |  |  |  |

# **Design Featured Current Sense Amplifier**

For less harsh radiation environments, TI also offers the INA240-SEP, which offers SEL immunity to 43 MeVcm<sup>2</sup> / mg at 125°C. This device is ELDRS free to 30 krad (Si), and Total Ionizing Dose (TID) RLAT for Every Wafer Lot is up to 20 krad(Si):

| INA240-SEP                        |                                               |  |  |  |
|-----------------------------------|-----------------------------------------------|--|--|--|
| Vs                                | 2.7V to 5.5V                                  |  |  |  |
| V <sub>CM</sub>                   | -4 V to 80 V                                  |  |  |  |
| V <sub>OUT</sub>                  | GND + 1 mV to V <sub>S</sub> – 50 mV, typical |  |  |  |
| V <sub>OS</sub>                   | ±5 μV, typical                                |  |  |  |
| Ι <sub>q</sub>                    | 1.8 mA, typical                               |  |  |  |
| Ι <sub>Β</sub>                    | ±90 μA, typical                               |  |  |  |
| TID Characterization (ELDRS-Free) | 30 krad (Si)                                  |  |  |  |
| SEL Immune to LET                 | 43 MeV-cm <sup>2</sup> / mg                   |  |  |  |

#### **Design Alternate Current Sense Amplifier**

7

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated