**TPS737** JAJS189T - JANUARY 2006 - REVISED DECEMBER 2023 # TPS737 逆電流保護機能付き、1A、低ドロップアウト レギュレータ # 1 特長 - 1µF 以上のセラミック出力コンデンサにより安定 - 入力電圧範囲:2.2V~5.5V - 非常に低いドロップアウト電圧 - レガシー シリコン:1A において 130mV (標準値) - 新しいシリコン、M3 接尾辞:1A において 122 mV (標準値) - わずか 1µF の出力コンデンサでも優れた負荷過渡応 - NMOSトポロジにより、低い逆リーク電流を実現 - 初期精度:1% - ライン、負荷、温度にわたる全体の精度 - レガシーシリコン:3% - 新しいシリコン、M3 接尾辞:1.5% - シャットダウン モード時の I<sub>Q</sub>:20nA 未満 (標準値) - サーマルシャットダウンおよび電流制限によるフォルト - 複数の出力電圧バージョンが利用可能: - 調整可能な出力:1.20V~5.5V - 工場でのパッケージ工程のプログラミングによりカス タム出力を提供可能 # 2 アプリケーション - DSP、FPGA、ASIC、マイクロプロセッサのポイントオ ブ ロード レギュレーション - スイッチング電源のポストレギュレーション - 携帯型およびバッテリ駆動の機器 # 3 概要 TPS737 リニア低ドロップアウト (LDO) 電圧レギュレータ は、電圧フォロワ構成で NMOS パストランジスタを使用し ます。このトポロジは出力コンデンサの値と ESR の影響を 比較的受けにくいため、広範な負荷構成に対応できま す。小さな 1µF のセラミック出力コンデンサを使用した場 合でも、負荷過渡応答が非常に優れています。また、 NMOS トポロジにより、ドロップアウトも非常に小さくなりま TPS737 は、非常に低いドロップアウト電圧と小さいグラン ドピン電流を実現すると同時に、先進の BiCMOS プロセ スを使用することで高い精度を達成しています。部品番号 の末尾が M3 の製品は、最新のテキサス・インスツルメン ツのプロセステクノロジーに基づいた、更新された設計を 使用しています。非イネーブル時の消費電流は 20nA 未 満であり、携帯型アプリケーション向けに設計されていま す。このデバイスは、サーマル シャットダウンとフォールド バック電流制限によって保護されています。 より高い出力電圧精度が必要なアプリケーションに対して は、全体精度 1% のテキサス・インスツルメンツ製 1A 低ド ロップアウト電圧レギュレータ、TPS7A37 をご検討くださ #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | | | |--------|----------------------|--------------------------|--|--| | | DRB (VSON, 8) | 3mm × 3mm | | | | TPS737 | DCQ (SOT-223, 6) | 6.5mm × 7.06mm | | | | | DRV (WSON, 6) | 2mm × 2mm | | | - 詳細については、「メカニカル、パッケージ、および注文情報」を参 (1) 照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 代表的なアプリケーション回路 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----------------| | 2 アプリケーション | 1 | | 3 概要 | | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | 4 | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | 4 | | 5.3 Recommended Operating Conditions | 4 | | 5.4 Thermal Information | 5 | | 5.5 Electrical Characteristics | | | 5.6 Typical Characteristics | <mark>7</mark> | | 6 Detailed Description | | | 6.1 Overview | 15 | | 6.2 Functional Block Diagrams | 15 | | 6.3 Feature Description | 16 | | 6.4 Device Functional Modes | 17 | | 7 Application and Implementation | 18 | | 7.1 Application Information | 18<br>20 | |-----------------------------------------|----------| | | 20 | | 7.5 Dest Design Flactices | | | 7.4 Power Supply Recommendations | ۷, | | 7.5 Layout | 20 | | 8 Device and Documentation Support | | | 8.1 Device Support | | | 8.2 Documentation Support | | | 8.3ドキュメントの更新通知を受け取る方法 | 25 | | 8.4 サポート・リソース | 25 | | 8.5 Trademarks | | | 8.6 静電気放電に関する注意事項 | 26 | | 8.7 用語集 | 26 | | 9 Revision History | | | 10 Mechanical, Packaging, and Orderable | | | Information | 26 | # **4 Pin Configuration and Functions** 図 4-1. DCQ Package, 6-Pin SOT-223 (Top View) A. Power dissipation can limit operating range. Check the *Thermal Information* table. 図 4-2. DRB Package, 8-Pin VSON (Top View) 図 4-3. DRV Package<sup>(A)</sup>, 6-Pin WSON (Top View) 表 4-1. Pin Functions | | F | PIN | | 1/0 | DESCRIPTION | |------|---------|---------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | SOT-223 | VSON | WSON | "0 | DESCRIPTION | | IN | 1 | 8 | 6 | I | Unregulated input supply | | GND | 3, 6 | 4, Pad | 3, Pad | _ | Ground | | EN | 5 | 5 | 4 | I | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See the <i>Enable Pin and Shutdown</i> section for more details. EN must not be left floating and can be connected to IN if not used. | | NR | 4 | 3 | 2 | _ | Fixed voltage versions only—connecting an external capacitor to this pin bypasses noise generated by the internal band gap, reducing output noise to very low levels. | | FB | 4 | 3 | 2 | I | Adjustable voltage version only—this is the input to the control loop error amplifier, and is used to set the output voltage of the device. | | OUT | 2 | 1 | 1 | 0 | Regulator output. A 1.0-μF or larger capacitor of any type is required for stability. | | NC | _ | 2, 6, 7 | 5 | _ | Not connected | English Data Sheet: SBVS067 # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating junction temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | | |------------------------------------|---------------------------|------------|--------------------|------|--| | Voltage | V <sub>IN</sub> | -0.3 | 6 | | | | | V <sub>EN</sub> | -0.3 | -0.3 6 | | | | | V <sub>OUT</sub> | -0.3 | 5.5 | V | | | | $V_{NR}, V_{FB}$ | -0.3 | 6 | | | | Peak output current | I <sub>OUT</sub> | Internall | Internally limited | | | | Output short-circuit duration | · | Inde | finite | | | | Continuous total power dissipation | P <sub>DISS</sub> | See Therma | l Information | | | | Temperature | Junction, T <sub>J</sub> | -55 | 150 | °C | | | Temperature | Storage, T <sub>stg</sub> | | 150 | C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating junction temperature range (unless otherwise noted) | | 3, 1 3 ( | | | | |------------------|--------------------------------|-----|---------|------| | | | MIN | NOM MAX | UNIT | | V <sub>IN</sub> | Input supply voltage | 2.2 | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | 1 | Α | | TJ | Operating junction temperature | -40 | 125 | °C | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS067 4 Product Folder Links: TPS737 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.4 Thermal Information | | THERMAL METRIC(1) | DRB<br>(VSON) | DRB<br>(VSON) M3 | DCQ<br>(SOT-223) | DRV<br>(WSON) <sup>(3)</sup> | UNIT | |-----------------------|-------------------------------------------------------------|---------------|------------------|------------------|------------------------------|------| | | | 8 PINS | 8 PINS | 6 PINS | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(4)</sup> | 49.5 | 47.7 | 53.1 | 67.2 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance <sup>(5)</sup> | 58.9 | 68.9 | 35.2 | 87.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance <sup>(6)</sup> | 25.1 | 20.6 | 7.8 | 36.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter <sup>(7)</sup> | 1.7 | 3.4 | 2.9 | 1.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(8)</sup> | 25.2 | 20.6 | 7.7 | 37.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance <sup>(9)</sup> | 8.6 | 3.5 | N/A | 7.7 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application note. - (2) Thermal data for the DRB, DCQ, and DRV packages are derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations: - a. i. DRB: The exposed pad is connected to the PCB ground layer through a 2 × 2 thermal via array. - ii. DCQ: The exposed pad is connected to the PCB ground layer through a 3 × 2 thermal via array. - iii. DRV: The exposed pad is connected to the PCB ground layer through a 2 × 2 thermal via array. Due to size limitation of thermal pad, 0.8-mm pitch array is used which is off the JEDEC standard. - b. The top copper layer has a detailed copper trace pattern. The bottom copper layer is assumed to have a 20% thermal conductivity of copper, representing a 20% copper coverage. - c. These data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3-inch × 3-inch copper area. To understand the effects of the copper area on thermal performance, see the *Power Dissipation* and *Estimating Junction Temperature* sections of this data sheet. - (3) Power dissipation can limit operating range. - (4) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (5) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the top of the package. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (6) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (7) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain R<sub>θJA</sub> using a procedure described in JESD51-2a (sections 6 and 7). - (8) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain R<sub>θJA</sub> using a procedure described in JESD51-2a (sections 6 and 7). - (9) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 Product Folder Links: TPS737 ## 5.5 Electrical Characteristics over operating temperature range (T<sub>J</sub> = -40°C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 1 $V^{(1)}$ , $I_{OUT}$ = 10 mA, $V_{EN}$ = 2.2 V, and $C_{OUT}$ = 2.2 $\mu$ F (unless otherwise noted); typical values are at $T_J$ = 25°C | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--| | Input voltage(1) (2 | 2) | | 2.2 | | 5.5 | V | | | | | | T <sub>J</sub> = 25°C | 1.198 | 1.204 | 1.21 | V | | | | | | T <sub>J</sub> = 25°C | 1.192 | 1.204 | 1.216 | V | | | | Output voltage (1 | PS73701) <sup>(3)</sup> | | $V_{FB}$ | | 5.5 – V <sub>DO</sub> | V | | | | | Nominal | T <sub>J</sub> = 25°C | -1 | | 1 | | | | | V <sub>OUT</sub> Accuracy <sup>(1)</sup> (4) | | 5.36 V < V <sub>IN</sub> < 5.5 V, V <sub>OUT</sub> = 5.08 V,<br>10 mA < I <sub>OUT</sub> < 800 mA,<br>-40°C < T <sub>J</sub> < 85°C, TPS73701 (DCQ) | -2 | | 2 | % | | | | | Over V <sub>IN</sub> , I <sub>OUT</sub> , | $V_{OUT} + 0.5V \le V_{IN} \le 5.5V$ ;<br>$10\text{mA} \le I_{OUT} \le 1$ A, legacy silicon | -3 | ±0.5 | 3 | 70 | | | | | and T | $V_{OUT}$ + 0.5V $\leq$ $V_{IN}$ $\leq$ 5.5V;<br>10mA $\leq$ I <sub>OUT</sub> $\leq$ 1A, new silicon, M3 suffix | -1.5 | ±0.5 | 1.5 | | | | | Line regulation <sup>(1)</sup> | | $V_{OUT(nom)} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V}$ | | 0.01 | | %/V | | | | ουτ(ΔΙΟυΤ) Load regulation | | 1 mA ≤ I <sub>OUT</sub> ≤ 1 A | | 0.002 | | %/mA | | | | Load regulation | | 10 mA ≤ I <sub>OUT</sub> ≤ 1 A | | 0.0005 | | 70/IIIA | | | | | | I <sub>OUT</sub> = 1 A, legacy silicon | | 130 | 500 | mV | | | | (V <sub>IN</sub> = V <sub>OUT(nom)</sub> | $I_{OUT(nom)} - 0.1 \text{ V}$ $I_{OUT} = 1 \text{ A, new silicon, M3 suffix}$ 122 | | | 250 | IIIV | | | | | Output impedance | e in dropout | $2.2 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{OUT}} + \text{V}_{\text{DO}}$ | | 0.25 | | Ω | | | | Output current lin | nit | $V_{OUT} = 0.9 \times V_{OUT(nom)}$ | 1.05 | 1.6 | 2.2 | Α | | | | Short-circuit current | | V <sub>OUT</sub> = 0 V, legacy silicon | | 450 | | mΛ | | | | Snort-circuit curre | ent | V <sub>OUT</sub> = 0 V, new silicon, M3 suffix | | 510 | | mA | | | | Reverse leakage | current <sup>(6)</sup> (-I <sub>IN</sub> ) | $V_{EN} \le 0.5 \text{ V}, 0 \text{ V} \le V_{IN} \le V_{OUT}$ | | 0.1 | | μA | | | | | | I <sub>OUT</sub> = 10 mA | | 400 | | | | | | GND pin current | | I <sub>OUT</sub> = 1 A, legacy silicon | | 1300 | | μA | | | | | | I <sub>OUT</sub> = 1 A, new silicon, M3 suffix | | 880 | | | | | | Shutdown curren | t (I <sub>GND</sub> ) | $V_{EN} \le 0.5 \text{ V}, V_{OUT} \le V_{IN} \le 5.5$ | | 20 | | nA | | | | FB pin current (T | PS73701) | | | 0.1 | 0.6 | μA | | | | Power-supply rej | ection ratio (ripple | f = 100 Hz, I <sub>OUT</sub> = 1 A | | 58 | | dB | | | | rejection) | | f = 10 kHz, I <sub>OUT</sub> = 1 A | | 37 | | uБ | | | | | | C <sub>OUT</sub> = 10 μF | | 27 × V <sub>OUT</sub> | | $\mu V_{RMS}$ | | | | Start up timo | | $V_{OUT}$ = 3 V, $R_L$ = 30 Ω, $C_{OUT}$ = 1 μF, legacy silicon | | 600 | | II.C | | | | Start-up time | -up time $\frac{V_{OUT}=3~V,~R_L=30~\Omega,~C_{OUT}=1~\mu\text{F, new}}{\text{silicon, M3 suffix}}$ | | 431 | | | μs | | | | EN pin high (ena | bled) | | 1.7 | | V <sub>IN</sub> | V | | | | EN pin low (shute | down) | | 0 | | 0.5 | V | | | | EN pin current (e | nabled) | V <sub>EN</sub> = 5.5 V | | 20 | | nA | | | | Thomas | un tamanarat: | Shutdown, temperature increasing | | 160 | | °0 | | | | i nermai shutdow | n temperature | Reset, temperature decreasing | | 140 | | °C | | | | Operating junction | n temperature | | -40 | | 125 | °C | | | | | Input voltage(1) (2) Internal reference (DCQ package) Internal reference (DRB and DRV p Output voltage (1) Accuracy(1) (4) Line regulation Dropout voltage(1) (V <sub>IN</sub> = V <sub>OUT(nom)</sub> Output current lin Short-circuit current Reverse leakage GND pin current Shutdown current FB pin current (T Power-supply rejrejection) Output noise volt BW = 10 Hz to 10 Start-up time EN pin low (shutch EN pin current (et and the an | Input voltage(1) (2) Internal reference (DCQ package) Internal reference (DRB and DRV packages) Output voltage (TPS73701)(3) Nominal Accuracy(1) (4) Over V <sub>IN</sub> , I <sub>OUT</sub> , and T Line regulation Dropout voltage(5) (V <sub>IN</sub> = V <sub>OUT(nom)</sub> – 0.1 V) Output impedance in dropout Output current limit Short-circuit current Reverse leakage current(6) (-I <sub>IN</sub> ) GND pin current Shutdown current (I <sub>GND</sub> ) FB pin current (TPS73701) Power-supply rejection ratio (ripple rejection) Output noise voltage BW = 10 Hz to 100 kHz | $ \text{Input voltage}^{(1)}(2) \\ \text{Internal reference} \\ ( DCQ package) \\ \text{Internal reference} \\ ( DRB and DRV packages) \\ \text{Output voltage}(TPS73701)^{(3)} \\ \text{Nominal} & T_J = 25^{\circ}C \\ \text{Output voltage}(TPS73701)^{(3)} \\ \text{Accuracy}^{(1)}(4) & S_3 \otimes V < V_N < 5.5 V, V_{Out} = 5.08 V, V_{Out} < 800 mA, 1.05 V < V_N < 5.5 V, V_{Out} < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V < V_N < 5.5 V, V_{Out} < 1.05 V_$ | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | Input voltage(1)(2) Internal reference (OCQ package) T <sub>J</sub> = 25°C 1.198 1.204 Internal reference (OCQ package) T <sub>J</sub> = 25°C 1.192 1.204 Internal reference (OCQ packages) T <sub>J</sub> = 25°C 1.192 1.204 Output voltage (TPS73701)(3) V <sub>FB</sub> | Input voltage(1)(2) 1.198 1.204 1.216 | | | - Minimum $V_{IN} = V_{OUT} + V_{DO}$ or 2.2 V, whichever is greater. (1) - (2) For $V_{OUT(nom)}$ < 1.6 V, when $V_{IN} \le$ 1.6 V, the output locks to $V_{IN}$ and can result in an overvoltage condition on the output. To avoid this situation, disable the device before powering down V<sub>IN</sub>. - The TPS73701 is tested at $V_{OUT} = 1.2 \text{ V}$ . (3) - (4) Tolerance of external resistors not included in this specification. - $V_{DO}$ is not measured for fixed output versions with $V_{OUT(nom)}$ < 2.3 V because minimum $V_{IN}$ = 2.2 V. Fixed-voltage versions only; see the *Application Information* section for more information. (5) ## 5.6 Typical Characteristics for all voltage versions at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 1 V, $I_{OUT}$ = 10 mA, $V_{EN}$ = 2.2 V, and $C_{OUT}$ = 2.2 $\mu$ F (unless otherwise noted) Copyright © 2023 Texas Instruments Incorporated # **6 Detailed Description** ## 6.1 Overview The TPS737 is a low-dropout (LDO) regulator that uses an n-type field effect (NMOS) pass transistor to achieve ultra-low dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features combined with an enable input make the TPS737 designed for portable applications. This regulator offers a wide selection of fixed-output voltage versions and an adjustable-output version. All versions have thermal and overcurrent protection, including foldback current limit. # 6.2 Functional Block Diagrams 図 6-1. Fixed-Voltage Version 15 Product Folder Links: TPS737 図 6-2. Adjustable-Voltage Version ### 6.3 Feature Description #### 6.3.1 Output Noise A precision band-gap reference is used to generate the internal reference voltage, $V_{ref}$ . This reference is the dominant noise source within the TPS737xx and generates approximately 32 $\mu V_{RMS}$ (10 Hz to 100 kHz) at the reference output (NR). The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by: $$V_{N} = 32\mu V_{RMS} \times \frac{(R_{1} + R_{2})}{R_{2}} = 32\mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}}$$ (1) Because the value of V<sub>R</sub> is 1.2 V, this relationship reduces to: $$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (2) for the case of no C<sub>NR</sub>. An internal 27-k $\Omega$ resistor in series with the noise-reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise-reduction capacitor, $C_{NR}$ , is connected from NR to ground. For $C_{NR}$ = 10 nF, the total noise in the 10-Hz to 100-kHz bandwidth is reduced by a factor of approximately 3.2, giving the approximate relationship: $$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (3) for $C_{NR} = 10 \text{ nF}$ . This noise reduction effect is shown as RMS Noise Voltage vs C<sub>NR</sub> in the Typical Characteristics section. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated The TPS73701 adjustable version does not have the NR pin available. However, connecting a feedback capacitor, $C_{FB}$ , from the output to the feedback pin (FB) reduces output noise and improves load transient performance. Limit this capacitor to 0.1 $\mu$ F. The TPS737 uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass transistor above $V_{OUT}$ . The charge pump generates approximately 250 $\mu V$ of switching noise at approximately 4 MHz; however, charge-pump noise contribution is negligible at the output of the regulator for most values of $I_{OUT}$ and $C_{OUT}$ . #### 6.3.2 Internal Current Limit The TPS737 internal current limit helps protect the regulator during fault conditions. Foldback current limit helps protect the regulator from damage during output short-circuit conditions by reducing current limit when $V_{OUT}$ drops below 0.5 V. See $\boxtimes$ 5-17 in the *Typical Characteristics* section. From ☑ 5-17, approximately –0.2 V of V<sub>OUT</sub> results in a current-limit of 0 mA. Therefore, if OUT is forced below –0.2 V before EN goes high, the device can possibly not start up. In applications that work with both a positive and negative voltage supply, the TPS737 must be enabled first. #### 6.3.3 Enable Pin and Shutdown The enable pin (EN) is active high and compatible with standard TTL-CMOS levels. $V_{EN}$ below 0.5 V (maximum) turns the regulator off and drops the GND pin current to approximately 10 nA. When EN is used to shutdown the regulator, all charge is removed from the pass transistor gate, and the output ramps back up to a regulated $V_{OUT}$ (see $\boxtimes$ 5-32). When shutdown capability is not required, EN can be connected to $V_{IN}$ . However, the pass transistor can possibly not be discharged using this configuration, and the pass transistor can be left on (enhanced) for a significant time after $V_{IN}$ is removed. This scenario can result in reverse current flow (if the IN pin is low impedance) and faster ramp times upon power up. In addition, for $V_{IN}$ ramp times slower than a few milliseconds, the output can overshoot upon power up. Current limit foldback can prevent device start-up under some conditions. See the *Internal Current Limit* section for more information. #### 6.3.4 Reverse Current The NMOS pass transistor of the TPS737 provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass transistor is pulled low. To make sure that all charge is removed from the gate of the pass transistor, the EN pin must be driven low before the input voltage is removed. If the EN pin is not driven low, the pass transistor can be left on because of stored charge on the gate. After the EN pin is driven low, no bias voltage is needed on any pin for reverse current blocking. Reverse current is specified as the current flowing out of the IN pin because of voltage applied on the OUT pin. There is additional current flowing into the OUT pin as a result of the $80-k\Omega$ internal resistor divider to ground (see $\boxtimes$ 6-1 and $\boxtimes$ 6-2). For the TPS73701, reverse current can flow when $V_{FB}$ is more than 1.0 V above $V_{IN}$ . # 6.4 Device Functional Modes Driving the EN pin over 1.7 V turns on the regulator. Driving the EN pin below 0.5 V causes the regulator to enter shutdown mode. In shutdown, the current consumption of the device is reduced to 20 nA, typically. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 7.1 Application Information The TPS737 low-dropout (LDO) regulator uses an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS737 designed for portable applications. This regulator offers a wide selection of fixed-output voltage versions and an adjustable-output version. All versions have thermal and overcurrent protection, including foldback current-limit. ## 7.2 Typical Application ☑ 7-1 shows the basic circuit connections for the fixed-voltage models. ☑ 7-2 gives the connections for the adjustable output version (TPS73701). ## 図 7-1. Typical Application Circuit for Fixed-Voltage Versions 図 7-2. Typical Application Circuit for Adjustable-Voltage Version # 7.2.1 Design Requirements $R_1$ and $R_2$ can be calculated for any output voltage using the formula shown in $\boxtimes$ 7-2. Sample resistor values for common output voltages are given in $\boxtimes$ 6-2. For best accuracy, make the parallel combination of $R_1$ and $R_2$ approximately equal to 19 k $\Omega$ . This 19 k $\Omega$ , in addition to the internal 8-k $\Omega$ resistor, presents the same impedance to the error amp as the 27-k $\Omega$ band-gap reference output. This impedance helps compensate for leakages into the error amplifier terminals. #### 7.2.2 Detailed Design Procedure Provide an input supply with adequate headroom to account for dropout and output current to compensate for the GND pin current and to power the load. Further, select adequate input and output capacitors as discussed in the *Input and Output Capacitor Requirements* section. Copyright © 2023 Texas Instruments Incorporated ### 7.2.2.1 Input and Output Capacitor Requirements Although an input capacitor is not required for stability if input impedance is very low, good analog design practice is to connect a 0.1-µF to 1-µF low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor can be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source. The TPS737 requires a 1- $\mu$ F output capacitor for stability. The device is designed to be stable for all available types and values of capacitors. In applications where multiple low-ESR capacitors are in parallel, ringing can occur when the product of $C_{OUT}$ and total ESR drops below 50 nF. Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance meets this requirement. ### 7.2.2.2 Dropout Voltage The TPS737 uses an NMOS pass transistor to achieve extremely low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the NMOS pass transistor is in the linear region of operation and the input-to-output resistance is the $R_{DS(on)}$ of the NMOS pass transistor. For large step changes in load current, the TPS737 requires a larger voltage drop from $V_{IN}$ to $V_{OUT}$ to avoid degraded transient response. The boundary of this transient dropout region is approximately twice the DC dropout. Values of $(V_{IN} - V_{OUT})$ above this line ensure normal transient response. Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom ( $V_{\text{IN}}$ -to- $V_{\text{OUT}}$ voltage drop). Under worst-case conditions [full-scale instantaneous load change with ( $V_{\text{IN}}-V_{\text{OUT}}$ ) close to DC dropout levels], the TPS737 can take a couple of hundred microseconds to return to the specified regulation accuracy. #### 7.2.2.3 Transient Response The low open-loop output impedance provided by the NMOS pass transistor in a voltage-follower configuration allows operation without a 1- $\mu$ F output capacitor. As with any regulator, the addition of additional capacitance from the OUT pin to ground reduces undershoot magnitude but increases undershoot duration. In the adjustable version, the addition of a capacitor, $C_{FB}$ , from the OUT pin to the FB pin also improves the transient response. The TPS737 does not have an active pulldown when the output is overvoltage. This architecture allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This architecture also results in an output overshoot of several percent if the load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor $C_{\text{OUT}}$ and the internal and external load resistance. The rate of decay is given by: (Fixed voltage version) $$\frac{dV}{dT} = \frac{V_{OUT}}{C_{OUT} \times 80k\Omega \parallel R_{LOAD}}$$ (4) (Adjustable voltage version) $$\frac{dV}{dT} = \frac{V_{OUT}}{C_{OUT} \times 80k\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$ (5) ### 7.2.3 Application Curves ### 7.3 Best Design Practices Place at least one 1-µF ceramic capacitor as close as possible to the OUT pin of the regulator. Do not place the output capacitor more than 10-mm away from the regulator. Connect a $1-\mu F$ low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator for improved transient performance. Do not exceed the absolute maximum ratings. ### 7.4 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.2 V and 5.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR help improve the output noise performance. ### 7.5 Layout ### 7.5.1 Layout Guidelines To improve AC performance such as PSRR, output noise, and transient response, design the printed-circuit-board (PCB) with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the GND Copyright © 2023 Texas Instruments Incorporated pin of the device. In addition, the ground connection for the bypass capacitor must connect directly to the GND pin of the device. #### 7.5.1.1 Power Dissipation Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and to provide reliable operation. Power dissipation of the device depends on input voltage and load conditions and can be calculated using 式 6: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (6) Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation. On both the VSON (DRB) and WSON (DRV) packages, the primary conduction path for heat is through the exposed pad to the printed circuit board (PCB). The pad can be connected to ground or left floating; however, the pad must be attached to an appropriate amount of copper PCB area to make sure the device does not overheat. On the SOT-223 (DCQ) package, the primary conduction path for heat is through the tab to the PCB. That tab must be connected to ground. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using \$\frac{1}{2}\$? $$R_{\theta JA} = \frac{\left(+125^{\circ}C - T_{A}\right)}{P_{D}} \tag{7}$$ Knowing the maximum $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heat sinking can be estimated using $\boxtimes$ 7-6. $R_{\theta JA}$ value at board size of 9 in<sup>2</sup> (that is, 3 in × 3 in) is a JEDEC standard. ### 図 7-6. R<sub>0JA</sub> vs Board Size $\boxtimes$ 7-6 shows the variation of R<sub>0JA</sub> as a function of ground plane copper area in the board. $\boxtimes$ 7-6 is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and is not intended to be used to estimate actual thermal performance in real application environments. 注 When the device is mounted on an application PCB, use $\Psi_{JT}$ and $\Psi_{JB}$ , as explained in the *Thermal Information* table. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 #### 7.5.1.2 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage caused by overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, limit junction temperature to 125°C maximum. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection must trigger at least 35°C above the maximum expected ambient condition of the application. This buffer produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS737 is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the TPS737 into thermal shutdown degrades device reliability. ## 7.5.1.3 Estimating Junction Temperature Using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in $\gtrsim$ 8). For backward compatibility, an older $\theta_{JC}$ , *Top* parameter is listed as well. $$\Psi_{JT}: \quad T_J = T_T + \Psi_{JT} \bullet P_D$$ $$\Psi_{JB}: \quad T_J = T_B + \Psi_{JB} \bullet P_D$$ (8) #### where: - P<sub>D</sub> is the power dissipation shown by 式 6 - · T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB temperature measured 1-mm away from the device package *on the PCB surface* (as ⊠ 7-8 shows) 注 Both $T_T$ and $T_B$ can be measured on actual application boards using a thermo-gun (an infrared thermometer). For more information about measuring $T_T$ and $T_B$ , see the *Using New Thermal Metrics* application note, available for download at www.ti.com. As $\boxtimes$ 7-7 shows, the new thermal metrics ( $\Psi_{JT}$ and $\Psi_{JB}$ ) have very little dependency on board size. That is, using $\Psi_{JT}$ or $\Psi_{JB}$ with $\precsim$ 8 is a good way to estimate $T_J$ by simply measuring $T_T$ or $T_B$ , regardless of the application board size. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS067 図 7-7. $\Psi_{JT}$ and $\Psi_{JB}$ vs Board Size For a more detailed discussion of why TI does not recommend using $\theta_{JC(top)}$ to determine thermal characteristics, see the *Using New Thermal Metrics* application note, available for download at www.ti.com. For further information, see the *Semiconductor and IC Package Thermal Metrics* application note, also available on the TI website. $\boxtimes$ 7-8 shows the measuring points for DRB, DRV, and DCQ packages. A. Power dissipation can limit operating range. Check the *Thermal Information* table. $\blacksquare$ 7-8. Measuring Points for $T_T$ and $T_B$ # 7.5.2 Layout Example 図 7-9. Layout Example # 8 Device and Documentation Support ## 8.1 Device Support # 8.1.1 Development Support #### 8.1.1.1 Evaluation Modules An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS737. The TPS73701DRVEVM-529 evaluation module (and related user's guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore. #### 8.1.1.2 Spice Models Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS737 is available through the product folders under *Tools & Software*. #### 8.1.2 Device Nomenclature 表 8-1. Ordering Information<sup>(1)</sup> | PRODUCT | V <sub>OUT</sub> <sup>(1)</sup> | |------------------|----------------------------------------------------------------------------------------------------------------| | | <b>xx</b> is the nominal output voltage (for example, $25 = 2.5 \text{ V}$ , $01 = \text{Adjustable}^{(2)}$ ). | | | yyy is the package designator. | | | <b>z</b> is the package quantity. | | TPS737xxyyyz(M3) | M3 is a suffix designator for devices that only use the latest manufacturing flow (CSO: RFB). | | | Devices without this suffix can ship with the <i>legacy silicon</i> (CSO: DLN) or the <i>new silicon</i> | | | (CSO: RFB). The reel packaging label provides CSO information to distinguish which chip is | | | being used. Device performance for new and legacy chips is denoted throughout the | | | document. | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com. ## 8.2 Documentation Support ## 8.2.1 Related Documentation For related documentation see the following: - Texas Instruments, *Using New Thermal Metrics* application note - Texas Instruments, TPS73701DRVEVM-529 User's Guide user guide - Texas Instruments, TMS320DM644x Power Reference Design application note - Texas Instruments, TPS73x01DRBEVM-518 User's Guide user guide #### 8.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 8.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 25 <sup>(2)</sup> For fixed 1.20-V operation, tie FB to OUT. #### 8.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 8.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 # 8.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision S (November 2023) to Revision T (December 2023) | Page | |---------------------------------------------------------------------------------------------|------| | • M3 デバイスのステータスを「事前情報」から「量産データ」に変更 | 1 | | Added M3 suffix curves to <i>Typical Characteristics</i> section | | | | | | Changes from Revision R (December 2019) to Revision S (November 2023) | Page | | Changes from Revision R (December 2019) to Revision S (November 2023) ・ ドキュメントに M3 デバイスを追加 | | | | 1 | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS067 www.ti.com 17-Dec-2023 # **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | PS73701DRBRM3 | ACTIVE | SON | DRB | 8 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | TPS73701DCQ | ACTIVE | SOT-223 | DCQ | 6 | 78 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73701 | Samples | | TPS73701DCQG4 | ACTIVE | SOT-223 | DCQ | 6 | 78 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS73701 | Samples | | TPS73701DCQR | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73701 | Samples | | TPS73701DCQRG4 | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS73701 | Samples | | TPS73701DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BZN | Samples | | TPS73701DRBRG4 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BZN | Samples | | TPS73701DRBRM3 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BZN | Samples | | TPS73701DRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BZN | Samples | | TPS73701DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | QTN | Samples | | TPS73701DRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | QTN | Samples | | TPS73718DCQ | ACTIVE | SOT-223 | DCQ | 6 | 78 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73718 | Samples | | TPS73718DCQR | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73718 | Samples | | TPS73718DCQRG4 | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS73718 | Samples | | TPS73718DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | RAL | Samples | | TPS73718DRBT | LIFEBUY | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | RAL | | | TPS73725DCQ | LIFEBUY | SOT-223 | DCQ | 6 | 78 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS73725 | | | TPS73725DCQR | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73725 | Samples | | TPS73730DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | CVT | Samples | | TPS73730DRBT | LIFEBUY | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | CVT | | | TPS73733DCQ | ACTIVE | SOT-223 | DCQ | 6 | 78 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73733 | Samples | www.ti.com 17-Dec-2023 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS73733DCQG4 | ACTIVE | SOT-223 | DCQ | 6 | 78 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS73733 | Samples | | TPS73733DCQR | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TPS73733 | Samples | | TPS73733DCQRG4 | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS73733 | Samples | | TPS73733DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SIJ | Samples | | TPS73733DRVT | LIFEBUY | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SIJ | | | TPS73734DCQ | ACTIVE | SOT-223 | DCQ | 6 | 78 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ОСН | Samples | | TPS73734DCQR | ACTIVE | SOT-223 | DCQ | 6 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OCH | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Dec-2023 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS737: Automotive: TPS737-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 13-May-2024 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS73701DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | TPS73701DCQRG4 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | TPS73701DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73701DRBRM3 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73701DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73701DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS73701DRVT | WSON | DRV | 6 | 250 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS73718DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | TPS73718DCQRG4 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | TPS73718DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73718DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73725DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | TPS73730DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73730DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73733DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | TPS73733DCQRG4 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS73733DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS73733DRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS73734DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | www.ti.com 13-May-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS73701DCQR | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | TPS73701DCQRG4 | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | TPS73701DRBR | SON | DRB | 8 | 3000 | 552.0 | 346.0 | 36.0 | | TPS73701DRBRM3 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS73701DRBT | SON | DRB | 8 | 250 | 552.0 | 185.0 | 36.0 | | TPS73701DRVR | WSON | DRV | 6 | 3000 | 213.0 | 191.0 | 35.0 | | TPS73701DRVT | WSON | DRV | 6 | 250 | 213.0 | 191.0 | 35.0 | | TPS73718DCQR | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | TPS73718DCQRG4 | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | TPS73718DRBR | SON | DRB | 8 | 3000 | 356.0 | 356.0 | 35.0 | | TPS73718DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS73725DCQR | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | TPS73730DRBR | SON | DRB | 8 | 3000 | 356.0 | 356.0 | 35.0 | | TPS73730DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS73733DCQR | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | TPS73733DCQRG4 | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 41.0 | | TPS73733DRVR | WSON | DRV | 6 | 3000 | 213.0 | 191.0 | 35.0 | | TPS73733DRVT | WSON | DRV | 6 | 250 | 213.0 | 191.0 | 35.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 13-May-2024 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS73734DCQR | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 41.0 | ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|------|--------|--------|--------|--------| | TPS73701DCQ | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | | TPS73701DCQG4 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | TPS73701DRBR | DRB | VSON | 8 | 3000 | 381 | 4.83 | 2286 | 0 | | TPS73701DRBRG4 | DRB | VSON | 8 | 3000 | 381 | 4.83 | 2286 | 0 | | TPS73701DRBT | DRB | VSON | 8 | 250 | 381 | 4.83 | 2286 | 0 | | TPS73718DCQ | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | | TPS73725DCQ | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | TPS73733DCQ | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | | TPS73733DCQG4 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | TPS73734DCQ | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | PLASTIC SMALL OUTLINE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated