SN74AHCT244Q JAJSQB4A - FEBRUARY 2002 - REVISED MAY 2023 # SN74AHCT244Q3ステート出力付きオクタル・バッファ/ドライバ ## 1 特長 - Q デバイスは、車載性能要件を満たしています - お客様固有の構成の管理は、大幅変更承認によって - EPIC™ (Enhanced-Performance Implanted CMOS) プロセス - 入力は、JESD 17 準拠で 250mA を超える TTL 電圧 互換ラッチアップ性能です ## 2 概要 このオクタル・バッファ/ドライバは、3ステート・メモリ・アド レス・ドライバ、クロック・ドライバ、バス用レシーバノトランス ミッタの性能と密度の両方が向上するように特に設計され ています。 ### パッケージ情報 | 部品番号 | パッケージ <sup>1</sup> | 本体サイズ (公称) | | | | | | |--------------|--------------------|------------------|--|--|--|--|--| | SN74AHCT244Q | DW (SOIC, 20) | 12.80mm × 7.50mm | | | | | | | | PW (TSSOP, 20) | 6.5mm × 4.4mm | | | | | | 1. 利用可能なパッケージについては、データシートの末 尾にある注文情報を参照してください。 ## **Table of Contents** | <b>1</b> 特長1 | 5.5 Switching Characteristics | |---------------------------------------|-------------------------------| | 2 概要 | • | | 3 Revision History | | | 4 Pin Configuration and Functions3 | | | 5 Specifications4 | | | 5.1 Absolute Maximum Ratings. 4 | 7.1 Overview | | 5.2 Recommended Operating Conditions4 | | | 5.3 Thermal Information | | | 5.4 Electrical Characteristics | | # **3 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision * (February 2002) to Revision A (May 2023) | Page | |---|-----------------------------------------------------------------|------| | • | 「パッケージ情報」表、「ピン機能」表、「熱に関する情報」表を追加 | 1 | # **4 Pin Configuration and Functions** 図 4-1. DW or PW Package (Top View) ## **Pin Functions** | PIN | | I/O1 | DESCRIPTION | | | |-----------------|-----|------|-----------------------------------|--|--| | Name | NO. | 1/01 | DESCRIPTION | | | | 1 <del>OE</del> | 1 | I | Bank 1, output enable, active low | | | | 1A1 | 2 | I | Bank 1, channel 1 input | | | | 2Y4 | 3 | 0 | Bank 2, channel 4 output | | | | 1A2 | 4 | I | Bank 1, channel 2 input | | | | 2Y3 | 5 | 0 | Bank 2, channel 3 output | | | | 1A3 | 6 | Į | Bank 1, channel 3 input | | | | 2Y2 | 7 | 0 | Bank 2, channel 2 output | | | | 1A4 | 8 | I | Bank 1, channel 4 input | | | | 2Y1 | 9 | 0 | Bank 2, channel 1 output | | | | GND | 10 | _ | Ground | | | | 2A1 | 11 | I | Bank 2, channel 1 input | | | | 1Y4 | 12 | 0 | Bank 1, channel 4 output | | | | 2A2 | 13 | I | Bank 2, channel 2 input | | | | 1Y3 | 14 | 0 | Bank 1, channel 3 output | | | | 2A3 | 15 | I | Bank 2, channel 3 input | | | | 1Y2 | 16 | 0 | Bank 1, channel 2 output | | | | 2A4 | 17 | I | Bank 2, channel 4 input | | | | 1Y1 | 18 | 0 | Bank 1, channel 1 output | | | | 2 <del>OE</del> | 19 | I | Bank 2, output enable, active low | | | | V <sub>CC</sub> | 20 | _ | Positive supply | | | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |---------------------------------|---------------------------------------------------|--------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | V <sub>I</sub> ( <sup>1</sup> ) | Input voltage range | | -0.5 | 7 | V | | V <sub>O</sub> ( <sup>1</sup> ) | Output voltage range | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | (V <sub>I</sub> < 0) | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $(V_O < 0 \text{ or } V_O > V_{CC})$ | | ±20 | mA | | Io | Continuous output current | $(V_O = 0 \text{ to } V_{CC})$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±75 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **5.2 Recommended Operating Conditions** (see Note 1) | | | MIN | MAX | UNIT | |-----------------|--------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | V | | VI | Input voltage | 0 | 5.5 | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | -8 | mA | | I <sub>OL</sub> | Low-level output current | | 8 | mA | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## 5.3 Thermal Information | | | SN74AHCT2 | | | |-----------------|----------------------------------------|-----------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DW (SOIC) | PW (TSSOP) | UNIT | | | | 20 PINS | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 58 | 83 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ## **5.4 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDIT | IONE | V | T, | _ = 25°C | | MIN | MAX | UNIT | |----------------------|------------------------------------------------------------|--------------------|-----------------|------|----------|-------|-------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | IVIIN | IVIAA | UNII | | | \/ | I <sub>OH</sub> = -50 μA | | 4.5 V | 4.4 | 4.5 | | 4.4 | | V | | $V_{OH}$ | I <sub>OH</sub> = -8 mA | | 4.5 V | 3.94 | | | 3.8 | | V | | V | I <sub>OL</sub> = 50 μA | | 4.5 V | | | 0.1 | | 0.1 | V | | $V_{OL}$ | I <sub>OL</sub> = 8 mA | | 4.5 V | 0.36 | | | 0.44 | | | | I <sub>OZ</sub> | V <sub>o</sub> = V <sub>CC</sub> or GND | | 5.5 V | | | ±0.25 | | ±2.5 | μA | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | | 0 V to 5.5<br>V | | | ±0.1 | | ±1 | μΑ | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, | I <sub>O</sub> = 0 | 5.5 V | | | 4 | | 40 | μA | | ΔI <sub>CC</sub> (1) | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | | 5.5 V | | | 1.35 | | 1.5 | mA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | | 5 V | | 2.5 | 10 | | | pF | | Co | Vo = V <sub>CC</sub> or gnd | | 5 V | | 3 | | | | pF | <sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or $V_{CC}$ . ## **5.5 Switching Characteristics** over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see $\boxtimes$ 6-1) | PARAMETER | EDOM (INDIIT) | TO (OUTBUT) | LOAD CAPACITANCE | TA | = 25°C | | MIN | MAX | UNIT | |--------------------|---------------|-------------|------------------------|-----|--------|------|--------|-------|------| | PARAMETER | PROW (INFOT) | 10 (001701) | LOAD CAPACITANCE | MIN | TYP | MAX | IVIIIN | IVIAA | ONIT | | t <sub>PLH</sub> | - A | Y | C <sub>L</sub> = 15 pF | | 5.4 | 7.4 | 1 | 8.5 | ns | | t <sub>PHL</sub> | | ' | C <sub>L</sub> = 13 μr | | 5.4 | 7.4 | 1 | 8.5 | 115 | | t <sub>PZH</sub> | - OE | Y | C <sub>L</sub> = 15 pF | | 7.7 | 10.4 | 1 | 12 | ns | | t <sub>PZL</sub> | | , | Ο <sub>L</sub> = 15 βι | | 7.7 | 10.4 | 1 | 12 | 113 | | t <sub>PHZ</sub> | - OE | Y | C <sub>L</sub> = 15 pF | | 5 | 9.4 | 1 | 10 | ns | | t <sub>PLZ</sub> | - OE | , | Ο[ - 15 βι | | 5 | 9.4 | 1 | 10 | 113 | | t <sub>PLH</sub> | A | Y | C <sub>L</sub> = 50 pF | | 5.9 | 8.4 | 1 | 9.5 | ns | | t <sub>PHL</sub> | | | CL = 30 μι | | 5.9 | 8.4 | 1 | 9.5 | 115 | | t <sub>PZH</sub> | - OE | Y | C <sub>L</sub> = 50 pF | | 8.2 | 11.4 | 1 | 13 | ns | | t <sub>PZL</sub> | | , | ој – 50 рі | | 8.2 | 11.4 | 1 | 13 | 113 | | t <sub>PHZ</sub> | - OE | Y | C <sub>L</sub> = 50 pF | | 8.8 | 11.4 | 1 | 13 | ns | | t <sub>PLZ</sub> | OE | Į. | OL – 30 pr | | 8.8 | 11.4 | 1 | 13 | 115 | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50 pF | | | 1 | | | ns | ## **5.6 Noise Characteristics** $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C (see }^{\text{Note 1}})$ | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------|-----|-----|-----|------| | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 4.1 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2 | | | V | | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.8 | V | (1) Characteristics are for surface-mount packages only. ## **5.7 Operating Characteristics** $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|--------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load, f = 1 MHz | 8.2 | pF | ## **6 Parameter Measurement Information** - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 3 ns, $t_f \leq$ 3 ns. - D. The outputs are measured one at a time with one input transition per measurement. #### 図 6-1. Load Circuit and Voltage Waveforms | TEST | S1 | |------------------------------------|-----------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>CC</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | Open Drain | V <sub>CC</sub> | ## 7 Detailed Description ## 7.1 Overview The SN74AHCT244Q is organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When $\overline{OE}$ is low, the device passes data from the A inputs to the Y outputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### 7.2 Functional Block Diagram 図 7-1. Logic Diagram (Positive Logic) This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. 図 7-2. Logic Symbol ## 7.3 Device Functional Modes 表 7-1. Function Table (Each 4-Bit Buffer/driver) | INPUTS | OUTPUT Y | | | | | | |--------|----------|---------|--|--|--|--| | ŌĒ | Α | 0011011 | | | | | | L | Н | H | | | | | | L | L | L | | | | | | Н | Х | Z | | | | | Submit Document Feedback www.ti.com 11-May-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | SN74AHCT244QDWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHCT244Q | Samples | | SN74AHCT244QPWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HB244Q | Samples | | SN74AHCT244QPWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | HB244Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 11-May-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 12-May-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHCT244QDWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74AHCT244QPWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74AHCT244QPWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | www.ti.com 12-May-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AHCT244QDWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74AHCT244QPWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHCT244QPWRG4 | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated