LMK1D1212, LMK1D1216 JAJSN77A - OCTOBER 2021 - REVISED APRIL 2023 # LMK1D121x 低付加ジッタ LVDS バッファ # 1 特長 **TEXAS** Instruments - 高性能 LVDS クロック・バッファ・ファミリ:最 大 2GHz - 2:12 差動バッファ (LMK1D1212) - 2:16 差動バッファ (LMK1D1216) - 電源電圧:1.71V~3.465V - 小さい付加ジッタ:156.25MHz 時、12kHz~ 20MHz の範囲で最大 60fs RMS - 非常に小さい位相ノイズフロア: -164dBc/Hz (標準値) - 非常に小さい伝搬遅延:575ps (最大値) - 出力スキュー:20ps (最大値) - 高スイング LVDS (昇圧モード): AMP\_SEL = 1 の 場合、500mV VOD (標準値) - ユニバーサル入力は LVDS、LVPECL、 LVCMOS、HCSL、CML の信号レベルに対応 - LVDS リファレンス電圧 V<sub>AC REF</sub> は、容量性結合 入力に使用可能 - 産業用温度範囲:-40℃~105℃ - 以下に示すパッケージで供給 - LMK1D1212:6mm×6mm、40ピン VQFN - LMK1D1216 : 7mm×7mm、48ピン VQFN (RGZ) ## 2 アプリケーション - テレコミュニケーションおよびネットワーク機器 - 医療用画像処理 - 試験/測定機器 - ワイヤレス・インフラ - 業務用オーディオ、ビデオ、サイネージ ### 3 概要 LMK1D1212 クロック・バッファは、2 つのクロック 入力 (INO および IN1) のいずれか 1 つを 12 ペ アの差動 LVDS クロック出力 (OUT0~OUT11) に分 配します。このとき、クロック分配のスキューを最小 限に抑えます。同様に LMK1D1216 は、16 ペアの差 動 LVDS クロック出力 (OUT0~OUT15) に分配しま す。LMK1D121x ファミリは、入力マルチプレクサに 2 つのクロック源を接続できます。入力は、LVDS、 LVPECL、LP-HCSL、HCSL、CML、LVCMOS のい ずれかに対応可能です。 LMK1D121x は、50Ω 伝送経路の駆動に特化して設計 されています。シングルエンド・モードで入力を駆動 する場合は、未使用の負入力ピンに適切なバイアス電 圧を印加する必要があります (図 9-6 参照)。 IN\_SEL ピンは、どの入力を出力に転送するかを選択 します。このピンがオープンのままの場合、出力はデ ィセーブルになります (静的ロジック LOW)。この デバイスは、フェイルセーフ機能をサポートしていま す。さらに、このデバイスは入力ヒステリシスを備え ており、入力信号が存在しないときに出力がランダム に発振することを防止します。 このデバイスは、1.8V、2.5V または 3.3V 電源で動作 し、-40℃~105℃ (周囲温度) で動作が規定されてい ます。 #### 製品情報 | 部品番号 <sup>(1)</sup> | パッケージ | 本体サイズ (公称) | |---------------------|-----------|-----------------| | LMK1D1212 | VQFN (40) | 6.00mm × 6.00mm | | LMK1D1216 | VQFN (48) | 7.00mm × 7.00mm | 利用可能なすべてのパッケージについては、このデータシー トの末尾にある注文情報を参照してください。 アプリケーションの例 # **Table of Contents** | 1 特長 | 9.3 Feature Description9.4 Device Functional Modes | | |---------------------------------------|----------------------------------------------------|------------------| | 3 概要 | 10 Application and Implementation | | | 4 Revision History2 | 10.1 Application Information | | | 5 Device Comparison Table3 | 10.2 Typical Application | | | 6 Pin Configuration and Functions4 | 10.3 Power Supply Recommendations | | | 7 Specifications6 | 10.4 Layout | | | 7.1 Absolute Maximum Ratings6 | 11 Device and Documentation Support | | | 7.2 ESD Ratings6 | 11.1 Documentation Support | <mark>2</mark> 4 | | 7.3 Recommended Operating Conditions6 | 11.2 ドキュメントの更新通知を受け取る方法 | | | 7.4 Thermal Information6 | 11.3 サポート・リソース | 24 | | 7.5 Electrical Characteristics7 | 11.4 Trademarks | 24 | | 7.6 Typical Characteristics10 | 11.5 静電気放電に関する注意事項 | <mark>2</mark> 4 | | 8 Parameter Measurement Information12 | 11.6 用語集 | <mark>2</mark> 4 | | 9 Detailed Description14 | 12 Mechanical, Packaging, and Orderable | | | 9.1 Overview14 | Information | 24 | | 9.2 Functional Block Diagram14 | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision * (October 2021) to Revision A (April 2023) | Page | |---|--------------------------------------------------------------------------------------------------|-----------------| | • | Added Device Comparison Table for TI LMK1D devices | 3 | | • | Changed the LMK1D1212 IN0_N pin number from pin 9 to pin 8 | <mark>4</mark> | | • | Changed the LMK1D1212 INO_P pin number from pin 8 to pin 9 | <mark>4</mark> | | • | Changed the LMK1D1216 INO_N pin number from pin 10 to pin 9 | <mark>4</mark> | | • | Changed the LMK1D1216 IN0_P pin number from pin 9 to pin 10 | <mark>4</mark> | | • | Moved the Power Supply Recommendations and Layout sections to the Application and Implementation | n | | | section | <mark>21</mark> | # **5 Device Comparison Table** | Device | Device Type | Features | Output Swing | Package | Body Size | | |----------------------------|-----------------------------------------------------------------|----------------------------------------------|--------------|------------|--------------------------|--| | LMK1D2108 | Dual 1:8 | Global output enable and swing | 350 mV | VQFN (48) | 7.00 mm x 7.00 mm | | | LIVIK ID2 106 | Dual 1.0 | control via pin control | 500 mV | VQFN (46) | 7.00 11111 X 7.00 111111 | | | LMK1D2106 | Dual 1:6 | Global output enable and swing | 350 mV | VQFN (40) | 6.00 mm x 6.00 mm | | | LIVIK ID2 100 | Dual 1.0 | control via pin control | 500 mV | VQFN (40) | 0.00 Hill X 0.00 Hill | | | LMK1D2104 | Dual 1:4 | Global output enable and swing | 350 mV | VQFN (28) | 5.00 mm x 5.00 mm | | | LMK1D2104 Dual 1:4 control | | control via pin control | 500 mV | VQFN (20) | 5.00 Hill x 5.00 Hill | | | LMK1D2102 | Dual 1:2 | Global output enable and swing | 350 mV | VQFN (16) | 3.00 mm x 3.00 mm | | | LIVIN 1D2 102 | Dual 1.2 | control via pin control | 500 mV | VQFN (10) | 3.00 IIIII X 3.00 MM | | | LMK1D1216 | 2:16 | Global output enable control via | 350 mV | VQFN (48) | 7.00 mm x 7.00 mm | | | LWK1D1210 | 2.10 | pin control | 500 mV | VQFN (40) | | | | LMK1D1212 | 2:12 | Global output enable control via | 350 mV | VQFN (40) | 6.00 mm x 6.00 mm | | | LIVIICIDIZIZ | | pin control | 500 mV | VQI N (40) | | | | LMK1D1208P | 0.0 | 2:8 Individual output enable control via | | VQGN (40) | 6.00 mm x 6.00 mm | | | LIVIK 1D 1200F | 2.0 | pin control | 500 mV | VQGIV (40) | 0.00 11111 x 0.00 11111 | | | LMK1D1208I | 2:8 | Individual output enable control via | 350 mV | VQFN (40) | 6.00 mm x 6.00 mm | | | LINK ID 12001 | 2.0 | I2C | 500 mV | VQFN (40) | 0.00 11111 x 0.00 11111 | | | LMK1D1208 | LMK1D1208 2:8 Global output enable control v | | 350 mV | VQFN (28) | 5.00 mm x 5.00 mm | | | LMK1D1204P | LMK1D1204P 2:4 Individual output enable control via pin control | | 350 mV | VQGN (28) | 5.00 mm x 5.00 mm | | | LMK1D1204 | 2:4 | Global output enable control via pin control | 350 mV | VQFN (16) | 3.00 mm x 3.00 mm | | # **6 Pin Configuration and Functions** 図 6-1. LMK1D1212: RHA Package 40-Pin VQFN Top View 図 6-2. LMK1D1216: RGZ Package 48-Pin VQFN Top View 表 6-1. Pin Functions | | | 12 0 | -1. PIN F | unctions | | |----------------------|---------------|-----------|---------------------|-------------------------------------------------------------------------------------------------------------------------|--| | | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | NAME | LMK1D1212 | LMK1D1216 | 1176(1) | DESCRIPTION | | | DIFFERENTIAL/SINGL | E-ENDED CLOCK | INPUT | | | | | IN0_P | 9 | 10 | | Deinson Differential investment and and discust | | | IN0_N | 8 | 9 | ] ' | Primary: Differential input pair or single-ended input | | | IN1_P | 2 | 3 | | Secondary: Differential input pair or single-ended input. | | | IN1_N | 3 | 4 | ı | Note that INP0, INN0 are used indistinguishably with IN0_P, IN0_N. | | | INPUT SELECT | | 1 | 1 | | | | IN_SEL | 1 | 2 | 1 | Input Selection with an internal 500-kΩ pullup and 320-kΩ pulldown resistor; selects input port. See $\frac{1}{2}$ 9-2. | | | AMPLITUDE SELECT | | 1 | 1 | 1 | | | AMP_SEL | 10 | 11 | 1 | Output amplitude swing select with an internal 500-kΩ pullup and 320-kΩ pulldown. See $\frac{1}{2}$ 9-3. | | | BIAS VOLTAGE OUTP | ÚT | 1 | 1 | 1 | | | V <sub>AC_REF0</sub> | 7 | 8 | 0 | Bias voltage output for capacitive coupled inputs. If used, TI | | | V <sub>AC_REF1</sub> | 4 | 5 | | recommends using a 0.1-µF capacitor to GND on this pin. | | | DIFFERENTIAL CLOCI | C OUTPUT | | • | | | | OUT0_P | 12 | 14 | 0 | Differential LVDS output pair number 0 | | | OUT0_N | 13 | 15 | | Differential EVDS output pair flumber o | | | OUT1_P | 14 | 16 | 0 | Differential LVDS output pair number 1 | | | OUT1_N | 15 | 17 | | Differential EVDO output pail flumber 1 | | | OUT2_P | 16 | 18 | 0 | Differential LVDS output pair number 2 | | | OUT2_N | 17 | 19 | | Differential Evido output pair Humber 2 | | ### 表 6-1. Pin Functions (continued) | | PIN | 3.C | | | | | |----------------|-------------------------|-------------------------|---------------------|-----------------------------------------------------------------------------------------------|--|--| | NAME | LMK1D1212 | LMK1D1216 | TYPE <sup>(1)</sup> | DESCRIPTION | | | | OUT3_P | 18 | 20 | _ | | | | | OUT3_N | 19 | 21 | 0 | Differential LVDS output pair number 3 | | | | OUT4_P | 22 | 22 | _ | | | | | OUT4_N | 23 | 23 | 0 | Differential LVDS output pair number 4 | | | | OUT5_P | 24 | 25 | | | | | | OUT5_N | 25 | 26 | 0 | Differential LVDS output pair number 5 | | | | OUT6_P | 26 | 27 | | Differential LV/DO automateur of | | | | OUT6_N | 27 | 28 | 0 | Differential LVDS output pair number 6 | | | | OUT7_P | 28 | 29 | | Differential LVDS output pair number 7 | | | | OUT7_N | 29 | 30 | 0 | Differential LVDS output pair number / | | | | OUT8_P | 32 | 31 | _ | Differential LV/DC autout main mumb and | | | | OUT8_N | 33 | 32 | 0 | Differential LVDS output pair number 8 | | | | OUT9_P | 34 | 33 | | Differential LV/DO autostasia aurobasia | | | | OUT9_N | 35 | 34 | 0 | Differential LVDS output pair number 9 | | | | OUT10_P | 36 | 35 | 0 | Differential LVDS output pair number 10 | | | | OUT10_N | 37 | 36 | | | | | | OUT11_P | 38 | 38 | 0 | Differential LVDS output pair number 11 | | | | OUT11_N | 39 | 39 | | Differential EVDS output pair number 11 | | | | OUT12_P | _ | 40 | 0 | Differential LVDS output pair number 12 | | | | OUT12_N | _ | 41 | | Differential EVDS output pair flumber 12 | | | | OUT13_P | _ | 42 | 0 | Differential LVDS output pair number 13 | | | | OUT13_N | _ | 43 | | Differential EVDS output pair flumber 15 | | | | OUT14_P | _ | 44 | 0 | Differential LVDS output pair number 14 | | | | OUT14_N | _ | 45 | | Differential EVDS output pair flumber 14 | | | | OUT15_P | _ | 46 | 0 | Differential LVDS output pair number 15 | | | | OUT15_N | _ | 47 | | Differential EVDO output pail frumber 13 | | | | SUPPLY VOLTAGE | | | | | | | | $V_{DD}$ | 5, 6, 11, 20, 31,<br>40 | 6, 7, 13, 24, 37,<br>48 | Р | Device power supply (1.8 V, 2.5 V, or 3.3 V) | | | | GROUND | GROUND | | | | | | | GND | 21, 30 | 1, 12 | G | Ground | | | | MISC | | | | | | | | DAP | DAP | DAP | G | Die Attach Pad. Connect to the printed circuit board (PCB) ground plane for heat dissipation. | | | <sup>(1)</sup> G = Ground, I = Input, O = Output, P = Power # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|---------------------------|------|-----------------------|------| | $V_{DD}$ | Supply voltage | -0.3 | 3.6 | V | | V <sub>IN</sub> | Input voltage | -0.3 | 3.6 | V | | Vo | Output voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | I <sub>IN</sub> | Input current | -20 | 20 | mA | | Io | Continuous output current | -50 | 50 | mA | | TJ | Junction temperature | | 135 | °C | | T <sub>stg</sub> | Storage temperature (2) | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±3000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------|--------------------------------|------------------------------------------|-------|-------|-------|------| | | 3.3-V supply | 3.135 | 3.3 | 3.465 | | | | $V_{DD}$ | Core supply voltage | 2.5-V supply | 2.375 | 2.5 | 2.625 | V | | | | 1.8-V supply | 1.71 | 1.8 | 1.89 | | | Supply<br>Ramp | Supply voltage ramp | Requires monotonic ramp (10-90 % of VDD) | 0.1 | | 20 | ms | | T <sub>A</sub> | Operating free-air temperature | | -40 | | 105 | °C | | TJ | Operating junction temperature | | -40 | | 135 | °C | #### 7.4 Thermal Information | | | LMK1D1212 | LMK1D1216 | | |-----------------------|----------------------------------------------|------------|------------|------| | | THERMAL METRIC(1) | RHA (VQFN) | RGZ (VQFN) | UNIT | | | | 40 PINS | 48 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 30.3 | 30.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 21.6 | 21.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.1 | 12.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.4 | 0.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 13 | 12.8 | °C/W | <sup>(2)</sup> Device unpowered <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. | | | LMK1D1212 | LMK1D1216 | | |-----------------------|----------------------------------------------|------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHA (VQFN) | RGZ (VQFN) | UNIT | | | | 40 PINS | 48 PINS | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.5 | 4.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 7.5 Electrical Characteristics VDD = 1.8 V $\pm$ 5 %, $-40^{\circ}$ C $\leq$ T\_A $\leq$ 105 $^{\circ}$ C. Typical values are at VDD = 1.8 V, 25 $^{\circ}$ C (unless otherwise noted) | | 0 10 70, —40 0 31_A 3 100 0. Typical | | 1 | | | | |------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|---------------------|---------------------|----------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | POWER SU | PPLY CHARACTERISTICS | | | | | | | IDD <sub>STAT</sub> | Core supply current, static (LMK1D1212) | All outputs enabled and unterminated, f = 0 Hz | | 65 | | mA | | IDD <sub>STAT</sub> | Core supply current, static (LMK1D1216) | All outputs enabled and unterminated, f = 0 Hz | | 70 | | mA | | IDD <sub>100M</sub> | Core supply current (LMK1D1212) | All outputs enabled, $R_L = 100 \Omega$ , f = 100 MHz | | 105 | 130 | mA | | IDD <sub>100M</sub> | Core supply current (LMK1D1216) | All outputs enabled, $R_L = 100 \Omega$ , f = 100 MHz | | 120 | 150 | mA | | IN_SEL/AMI | P_SEL CONTROL INPUT CHARACTERIST | FICS (Applies to $V_{DD} = 1.8 \text{ V} \pm 5\%$ , | 2.5 V ± 5% and | 3.3 V ± 5% | , | | | Vd <sub>I3</sub> | Tri-state input | Open | 0. | 4 × V <sub>CC</sub> | | V | | V <sub>IH</sub> | Input high voltage | Minimum input voltage for a logical "1" state in table 1 | 0.7 × V <sub>CC</sub> | Vo | <sub>CC</sub> + 0.3 | ٧ | | V <sub>IL</sub> | Input low voltage | Maximum input voltage for a logical "0" state in table 1 | -0.3 | 0. | 3 × V <sub>CC</sub> | V | | I <sub>IH</sub> | Input high current | $V_{DD}$ can be 1.8V, 2.5V, or 3.3V with $V_{IH}$ = $V_{DD}$ | | | 30 | μΑ | | I <sub>IL</sub> | Input low current | $V_{DD}$ can be 1.8V, 2.5V, or 3.3V with $V_{IH}$ = $V_{DD}$ | -30 | | | μΑ | | R <sub>pull-up</sub> | Input pullup resistor | | | 500 | | kΩ | | R <sub>pull-down</sub> | Input pulldown resistor | | | 320 | | kΩ | | SINGLE-EN | DED LVCMOS/LVTTL CLOCK INPUT (App | olies to V <sub>DD</sub> = 1.8 V ± 5%, 2.5 V ± 5% | % and 3.3 V ± 5 | %) | | | | f <sub>IN</sub> | Input frequency | Clock input | DC | | 250 | MHz | | V <sub>IN_S-E</sub> | Single-ended Input Voltage Swing | Assumes a square wave input with two levels | 0.4 | | 3.465 | V | | dVIN/dt | Input Slew Rate (20% to 80% of the amplitude) | | 0.05 | | | V/ns | | I <sub>IH</sub> | Input high current | V <sub>DD</sub> = 3.465 V, V <sub>IH</sub> = 3.465 V | | | 60 | μΑ | | I <sub>IL</sub> | Input low current | V <sub>DD</sub> = 3.465 V, V <sub>IL</sub> = 0 V | -30 | | | μA | | C <sub>IN_SE</sub> | Input capacitance | at 25°C | | 3.5 | | pF | | DIFFERENT | TAL CLOCK INPUT (Applies to V <sub>DD</sub> = 1.8 V | V ± 5%, 2.5 V ± 5% and 3.3 V ± 5%) | | | | | | f <sub>IN</sub> | Input frequency | Clock input | | | 2 | GHz | | \ | Differential input voltage peak-to-peak {2 | V <sub>ICM</sub> = 1 V (V <sub>DD</sub> = 1.8 V) | 0.3 | | 2.4 | | | $V_{IN,DIFF(p-p)}$ | $\times (V_{INP} - V_{INN})$ | V <sub>ICM</sub> = 1.25 V (V <sub>DD</sub> = 2.5 V/3.3 V) | 0.3 | | 2.4 | $V_{PP}$ | | V <sub>ICM</sub> | Input common-mode voltage | V <sub>IN,DIFF(P-P)</sub> > 0.4 V (V <sub>DD</sub> = 1.8 V/2.5 V/3.3 V) | 0.25 | | 2.3 | V | | I <sub>IH</sub> | Input high current | V <sub>DD</sub> = 3.465 V, V <sub>INP</sub> = 2.4 V, V <sub>INN</sub><br>= 1.2 V | | | 30 | μΑ | | I <sub>IL</sub> | Input low current | V <sub>DD</sub> = 3.465 V, V <sub>INP</sub> = 0 V, V <sub>INN</sub> = 1.2 V | -30 | | | μΑ | | C <sub>IN_SE</sub> | Input capacitance (Single-ended) | at 25°C | | 3.5 | | pF | VDD = 1.8 V ± 5 %, –40°C ≤T\_A ≤ 105°C. Typical values are at VDD = 1.8 V, 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|--------------------------------------------------| | LVDS DC C | OUTPUT CHARACTERISTICS | | | · | | | | VOD | Differential output voltage magnitude V <sub>OUTP</sub> - V <sub>OUTN</sub> | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, R}_{LOAD} = 100$ $\Omega$ | 250 | 350 | 450 | mV | | VOD | Differential output voltage magnitude V <sub>OUTP</sub> - V <sub>OUTN</sub> | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$ | 400 | 500 | 650 | mV | | ΔVOD | Change in differential output voltage magnitude | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega$ | -15 | | 15 | mV | | ΔVOD | Change in differential output voltage magnitude | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$ | -20 | | 20 | mV | | V <sub>OC(SS)</sub> | Steady-state, common-mode output | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega (V_{DD} = 1.8 \text{ V})$ | 1 | | 1.2 | V | | * OC(SS) | voltage | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega (V_{DD} = 2.5 \text{ V}/3.3 \text{ V})$ | 1.1 | | 1.375 | mV mV v v wV mV mV mV mV pp mV pp mA mA ns ps ps | | V <sub>OC(SS)</sub> | Steady-state, common-mode output | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100 \Omega$<br>(VDD = 1.8 V), AMP_SEL = 1 | 0.8 | | 1.05 | | | | voltage | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100 \Omega$<br>(VDD = 2.5 V/3.3 V), AMP_SEL = 1 | 0.9 | | 1.15 | <b>v</b> | | $\Delta_{\text{VOC(SS)}}$ | Change in steady-state, common-mode output voltage | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega$ | -15 | | 15 | mV | | $\Delta_{\text{VOC(SS)}}$ | Change in steady-state, common-mode output voltage | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$ | -20 | | 20 | mV | | LVDS AC C | OUTPUT CHARACTERISTICS | | | | | | | V <sub>ring</sub> | Output overshoot and undershoot | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, R}_{LOAD} = 100$<br>$\Omega, f_{OUT} = 491.52 \text{ MHz}$ | -0.1 | | 0.1 | V <sub>OD</sub> | | V <sub>OS</sub> | Output AC common-mode voltage | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$ | | 50 | 100 | $mV_{pp}$ | | V <sub>OS</sub> | Output AC common-mode voltage | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$ | | 75 | 150 | $mV_{pp}$ | | los | Short-circuit output current (differential) | V <sub>OUTP</sub> = V <sub>OUTN</sub> | -12 | | 12 | mA | | I <sub>OS(cm)</sub> | Short-circuit output current (common-mode) | V <sub>OUTP</sub> = V <sub>OUTN</sub> = 0 | -24 | | 24 | mA | | t <sub>PD</sub> | Propagation delay | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, } R_{LOAD} = 100$<br>$\Omega^{(1)}$ | 0.3 | | 0.575 | ns | | t <sub>SK, O</sub> | Output skew | Skew between outputs with the same load conditions (12 and 16 channels) ((2)) | | | 20 | ps | | t <sub>SK, PP</sub> | Part-to-part skew | Skew between outputs on different parts subjected to the same operating conditions with the same input and output loading. | | | 200 | ps | | t <sub>SK, P</sub> | Pulse skew | 50% duty cycle input, crossing point-to-crossing-point distortion (3) | -20 | | 20 | ps | | t <sub>RJIT(ADD)</sub> | Random additive Jitter (rms) | $f_{\text{IN}}$ = 156.25 MHz with 50% dutycycle, Input slew rate = 1.5V/ns, Integration range = 12 kHz to 20 MHz, with output load R <sub>LOAD</sub> = 100 Ω | | 45 | 60 | fs, RMS | VDD = 1.8 V ± 5 %, -40°C ≤T\_A ≤ 105°C. Typical values are at VDD = 1.8 V, 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|------------|--| | | | PN <sub>1kHz</sub> | | -143 | | | | | Phase noise | Phase Noise for a carrier frequency of | PN <sub>10kHz</sub> | | -150 | | | | | | 156.25 MHz with 50% duty-cycle, Input slew rate = 1.5V/ns with output load | PN <sub>100kHz</sub> | | -157 | | dBc/Hz | | | | $R_{LOAD} = 100 \Omega$ | PN <sub>1MHz</sub> | | -160 | | | | | | | PN <sub>floor</sub> | | -164 | | | | | MUX <sub>ISO</sub> | Mux Isolation | f <sub>IN</sub> = 156.25 MHz. The difference in power level at f <sub>IN</sub> when the selected clock is active and the unselected clock is static versus when the selected clock is inactive and the unselected clock is active. | | 80 | | dB | | | ODC | Output duty cycle | With 50% duty cycle input | 45 | | 55 | % | | | t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time | 20% to 80% with $R_{LOAD}$ = 100 Ω | | | 300 | ps | | | t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time | 20% to 80% with RLOAD = 100 Ω (AMP_SEL= 1) | | | 300 | ps | | | V <sub>AC_REF</sub> | Reference output voltage | VDD = 2.5 V, I <sub>LOAD</sub> = 100 μA | 0.9 | 1.25 | 1.375 | V | | | POWER SUP | PPLY NOISE REJECTION (PSNR) $V_{DD} = 2$ | .5 V/ 3.3 V | | | | | | | PSNR | Power Supply Noise Rejection (f <sub>carrier</sub> = | 10 kHz, 100 mVpp ripple injected on V <sub>DD</sub> | | -70 | | dBo | | | | 156.25 MHz) | 1 MHz, 100 mVpp ripple injected on V <sub>DD</sub> | | -50 | | dB % ps ps | | <sup>(1)</sup> Measured between single-ended/differential input crossing point to the differential output crossing point. <sup>(2)</sup> For the dual bank devices, the inputs are phase aligned and have 50% duty cycle. <sup>(3)</sup> Defined as the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output. ### 7.6 Typical Characteristics ☑ 7-1 and ☑ 7-2 capture the variation of the LMK1D1216 current consumption with input frequency, supply voltage, and AMP\_SEL. The LMK1D1212 follows a similar trend. ☑ 7-3 and ☑ 7-4 show the variation of the differential output voltage (VOD) swept across frequency for AMP\_SEL = 0 and AMP\_SEL = 1. This result is applicable to LMK1D1212 as well. 図 7-1. LMK1D1216 Current Consumption vs. Frequency, AMP\_SEL = 0 図 7-2. LMK1D1216 Current Consumption vs. Frequency, AMP\_SEL = 1 ## 7.6 Typical Characteristics 図 7-3. LMK1D1216 VOD vs. Frequency, AMP\_SEL = 0 図 7-4. LMK1D1216 VOD vs. Frequency, AMP\_SEL = 1 ### **8 Parameter Measurement Information** 図 8-1. LVDS Output DC Configuration During Device Test 図 8-2. LVDS Output AC Configuration During Device Test 図 8-3. DC-Coupled LVCMOS Input During Device Test 図 8-4. Output Voltage and Rise/Fall Time - A. Output skew is calculated as the greater of the following: the difference between the fastest and the slowest $t_{PLHn}$ or the difference between the fastest and the slowest $t_{PHLn}$ (n = 0, 1, 2, ...7) - B. Part-to-part skew is calculated as the greater of the following: the difference between the fastest and the slowest $t_{PLHn}$ or the difference between the fastest and the slowest $t_{PHLn}$ across multiple devices (n = 0, 1, 2, ..7) # 図 8-5. Output Skew and Part-to-Part Skew 図 8-6. Output Overshoot and Undershoot 図 8-7. Output AC Common Mode ## 9 Detailed Description ### 9.1 Overview The LMK1D121x LVDS drivers use CMOS transistors to control the output current. Therefore, proper biasing and termination are required to ensure correct operation of the device and to maximize signal integrity. The proper LVDS termination for signal integrity over two $50-\Omega$ lines is $100~\Omega$ between the outputs on the receiver end. Either DC-coupled termination or AC-coupled termination can be used for LVDS outputs. TI recommends placing a termination resistor close to the receiver. If the receiver is internally biased to a voltage different than the output common-mode voltage of the LMK1D121x, AC coupling must be used. If the LVDS receiver has internal $100-\Omega$ termination, external termination must be omitted. ### 9.2 Functional Block Diagram ### 9.3 Feature Description The LMK1D121x is a low additive jitter LVDS fan-out buffer that can generate up to 12 (LMK1D1212) or 16 (LMK1D1216) copies of two selectable LVPECL, LVDS, LP-HCSL, HCSL, or LVCMOS inputs. The LMK1D121x can accept reference clock frequencies up to 2 GHz while providing low output skew. 表 9-1 lists the LMK1D1212 and LMK1D1216outputs divided into two banks. 表 9-1. Output Bank | | 32 0-1. Output Bank | | | | | | | | | | |------|---------------------|---------------|--|--|--|--|--|--|--|--| | Bank | LMK1D1212 | LMK1D1216 | | | | | | | | | | 0 | OUT0 to OUT5 | OUT0 to OUT7 | | | | | | | | | | 1 | OUT6 to OUT11 | OUT8 to OUT15 | | | | | | | | | Apart from providing a very low additive jitter and low output skew, the LMK1D121x has an input select pin (IN\_SEL) and an output amplitude control pin (AMP\_SEL). ### 9.3.1 Fail-Safe Input and Hysteresis The device also incorporates an input hysteresis which prevents random oscillation in absence of an input signal. Furthermore, this feature allows the input pins to be left open. ### 9.3.2 Input Mux The LMK1D121x family of devices has a 2:1 input mux. This feature allows the user to select between the two clock inputs using the IN\_SEL pin and fan out the input to the outputs. More information on the input selection is provided in the next section. #### 9.4 Device Functional Modes The two inputs of the LMK1D121x are internally muxed together and can be selected through the control pin (see 表 9-2). Unused inputs can be left floating to reduce overall component cost. Both AC- and DC-coupling schemes can be used with the LMK1D121x to provide greater system flexibility. 表 9-2. Input Selection | IN_SEL | ACTIVE CLOCK INPUT | |--------|---------------------| | 0 | IN0_P, IN0_N | | 1 | IN1_P, IN1_N | | Open | None <sup>(1)</sup> | <sup>(1)</sup> The input buffers are disabled and the outputs are static. The output amplitude of the banks of the LMK1D121x can be selected through the amplitude selection pin (see 表 9-3). The higher output amplitude mode (boosted swing LVDS mode) can be used in applications which require higher amplitude either for better noise performance (higher slew rate) or if the receiver has swing requirements which the standard LVDS swing cannot meet. 表 9-3. Amplitude Selection | AMP_SEL | OUTPUT AMPLITUDE (mV) | | | | |---------|------------------------------------------------------------------------------|--|--|--| | 0 | Bank 0: boosted LVDS swing (500 mV)<br>Bank 1: standard LVDS swing (350 mV) | | | | | OPEN | Bank 0: standard LVDS swing (350 mV)<br>Bank 1: standard LVDS swing (350 mV) | | | | | 1 | Bank 0: boosted LVDS swing (500 mV)<br>Bank 1: boosted LVDS swing (500 mV) | | | | #### 9.4.1 LVDS Output Termination TI recommends unused outputs to be terminated differentially with a $100-\Omega$ resistor for optimum performance, although unterminated outputs are also okay but will result in slight degradation in performance (Output AC common-mode $V_{OS}$ ) in the outputs being used. The LMK1D121x can be connected to LVDS receiver inputs with DC and AC coupling as shown in ☑ 9-1 and ☑ 9-2, respectively. 図 9-2. Output AC Termination (With the Receiver Internally Biased) ### 9.4.2 Input Termination The LMK1D121x inputs can be interfaced with LVDS, LVPECL, LP-HCSL, HCSL, CML, or LVCMOS drivers. LVDS drivers can be connected to LMK1D121x inputs with DC and AC coupling as shown $\boxtimes$ 9-3 and $\boxtimes$ 9-4, respectively. 図 9-3. LVDS Clock Driver Connected to LMK1D121x Input (DC-Coupled) 図 9-4. LVDS Clock Driver Connected to LMK1D121x Input (AC-Coupled) ☑ 9-5 shows how to connect LVPECL inputs to the LMK1D121x. The series resistors are required to reduce the LVPECL signal swing if the signal swing is >1.6 V<sub>PP</sub>. 図 9-5. LVPECL Clock Driver Connected to LMK1D121x Input □ 9-6 shows how to couple a LVCMOS clock input to the LMK1D121x directly. 図 9-6. 1.8-V, 2.5-V, or 3.3-V LVCMOS Clock Driver Connected to LMK1D121x Input For unused input, TI recommends grounding both input pins (INP, INN) using 1-k $\Omega$ resistors. ## 10 Application and Implementation Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 10.1 Application Information The LMK1D121x is a low additive jitter universal to LVDS fan-out buffer with 2 selectable inputs. The small package size, low output skew, and low additive jitter make for a flexible device in demanding applications. # **10.2 Typical Application** 図 10-1. Fan-Out Buffer for Line Card Application #### 10.2.1 Design Requirements The LMK1D121x shown in ☑ 10-1 is configured to select two inputs: a 156.25-MHz LVDS clock from the backplane, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator. The LVDS clock is AC-coupled and biased using the integrated reference voltage generator. A resistor divider is used to set the threshold voltage correctly for the LVCMOS clock. 0.1-μF capacitors are used to reduce noise on both V<sub>AC\_REF</sub> and SECREF\_N. Either input signal can be then fanned out to desired devices, as shown. The configuration example is driving 4 LVDS receivers in a line card application with the following properties: - The PHY device is capable of DC coupling with an LVDS driver such as the LMK1D121x. This PHY device features internal termination so no additional components are required for proper operation. - The ASIC LVDS receiver features internal termination and operates at the same common-mode voltage as the LMK1D121x. Again, no additional components are required. - The FPGA requires external AC coupling, but has internal termination. 0.1-µF capacitors are placed to provide AC coupling. Similarly, the CPU is internally terminated, and requires only external AC-coupling capacitors. - Unused outputs of the LMK1D121x device are terminated differentially with a $100-\Omega$ resistor for optimum performance. ### 10.2.2 Detailed Design Procedure See *Input Termination* for proper input terminations, dependent on single-ended or differential inputs. See LVDS Output Termination for output termination schemes depending on the receiver application. TI recommends unused outputs to be terminated differentially with a $100-\Omega$ resistor for optimum performance, although unterminated outputs are also okay but will result in slight degradation in performance (Output AC common-mode $V_{OS}$ ) in the outputs being used. In this example, the PHY, ASIC, FPGA, and CPU require different schemes. Power-supply filtering and bypassing is critical for low-noise applications. See *Power Supply Recommendations* for recommended filtering techniques. A reference layout is provided in *Low-Additive Jitter, Four LVDS Outputs Clock Buffer Evaluation Board* (SCAU043). ### 10.2.3 Application Curves This section shows the low additive noise for the LMK1D1216. The low noise 156.25-MHz source with 25-fs RMS jitter, shown in 2 10-2, drives the LMK1D1216, resulting in 46.9-fs RMS when integrated from 12 kHz to 20 MHz (2 10-3). The resultant additive jitter is a low 39.7-fs RMS for this configuration. Note that this result applies to the LMK1D1212 device as well. Note: Reference signal is a low-noise Rhode and Schwarz SMA100B 図 10-2. LMK1D1216 Reference Phase Noise, 156.25 MHz, 25-fs RMS (12 kHz to 20 MHz) 図 10-3. LMK1D1216 Output Phase Noise, 156.25 MHz, 46.9-fs RMS (12 kHz to 20 MHz) #### 10.3 Power Supply Recommendations High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is critical to applications. Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed close to the power-supply pins and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example, 0.1-µF) bypass capacitors as there are supply pins in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver. These ferrite beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with low DC resistance because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation. ■ 10-4 shows this recommended power-supply decoupling method. 図 10-4. Power Supply Decoupling ## 10.4 Layout ### 10.4.1 Layout Guidelines For reliability and performance reasons, the die temperature must be limited to a maximum of 135°C. The device package has an exposed pad that provides the primary heat removal path to the printed circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The thermal pad must be soldered down to ensure adequate heat conduction to of the package. ☑ 10-5 and ☑ 10-6show the recommended top layer and via patterns for the 40-pin package (LMK1D1212). ### 10.4.2 Layout Examples 図 10-5. PCB layout example for LMK1D1212, Top Layer 図 10-6. PCB Layout Example for LMK1D1212, GND Layer ## 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: - Texas Instruments, Low-Additive Jitter, Four LVDS Outputs Clock Buffer Evaluation Board user's guide - Texas Instruments, Power Consumption of LVPECL and LVDS Analog design journal - Texas Instruments, Using Thermal Calculation Tools for Analog Components application report ### 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 11.3 サポート・リソース TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 10-Apr-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|----|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LMK1D1212RHAR | ACTIVE | VQFN | RHA | 40 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | LMK1D<br>1212 | Samples | | LMK1D1212RHAT | ACTIVE | VQFN | RHA | 40 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | LMK1D<br>1212 | Samples | | LMK1D1216RGZR | ACTIVE | VQFN | RGZ | 48 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | LMK1D<br>1216 | Samples | | LMK1D1216RGZT | ACTIVE | VQFN | RGZ | 48 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | LMK1D<br>1216 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 10-Apr-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Nov-2022 ### TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMK1D1212RHAR | VQFN | RHA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | LMK1D1212RHAT | VQFN | RHA | 40 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | LMK1D1216RGZR | VQFN | RGZ | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | LMK1D1216RGZT | VQFN | RGZ | 48 | 250 | 180.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 3-Nov-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMK1D1212RHAR | VQFN | RHA | 40 | 2500 | 367.0 | 367.0 | 35.0 | | LMK1D1212RHAT | VQFN | RHA | 40 | 250 | 210.0 | 185.0 | 35.0 | | LMK1D1216RGZR | VQFN | RGZ | 48 | 2500 | 367.0 | 367.0 | 35.0 | | LMK1D1216RGZT | VQFN | RGZ | 48 | 250 | 210.0 | 185.0 | 35.0 | 7 x 7, 0.5 mm pitch PLASTIC QUADFLAT PACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224671/A #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 6 x 6, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated