**DRV8845** JAJSM95A - MAY 2023 - REVISED DECEMBER 2023 # DRV8845:38V、1.5A クワッド H-ブリッジ・モーター・ドライバ、スマート・ チューン・テクノロジー付き ### 1 特長 - 4 つの H-ブリッジを統合 - さまざまな構成を駆動可能 - 2 つのステッピング·モーター - 4 つのブラシ付き DC モーター - 3 つのブラシ付き DC モーター - 1 つのステッピング・モーターと2 つのブラシ付き DC モーター - 1 つのステッピング・モーターと 1 つのブラシ付き DC モーター - 他のベンダの類似のドライバと**互換性のあるフットプリ** ントとソフトウェア - 動作電源電圧範囲: 4.5V~38V - 低い R<sub>DS(ON)</sub>: 24V、25℃で 900mΩ HS + LS - ブリッジごとのフルスケール電流 1.5A - 業界標準の PHASE/Ixx インターフェイス - 同期整流 - ステッピング・モーターのフル、1/2、1/4 ステップ動作 - DC モーターの順方向、逆方向、惰行モード - スマート・チューン・ディケイによるスムーズで静かな動 - 3.3V および 5V のロジック入力をサポート - 保護機能 - VM 低電圧誤動作防止 (UVLO) - チャージ・ポンプ低電圧検出 (CPUV) - 過電流保護 (OCP) - サーマル・シャットダウン (OTSD) # 2 アプリケーション - IP ネットワーク・カメラ - ブラシ付き DC モーター - プリンタとスキャナ - 医療用アプリケーション - ATM、通貨計数機、EPOS - オフィスおよびホーム・オートメーション - 大型および小型家電 # 3 概要 DRV8845 デバイスは、さまざまな産業用アプリケーション に適したクワッド・フルブリッジ・モーター・ドライバです。こ のデバイスは、最大 2 つのステッピング・モーター、または 最大 4 つのブラシ付き DC モーターの駆動に使用できま す。各フルブリッジ出力の定格は、最大 1.5A および 38V です。DRV8845 には、パルス幅変調 (PWM) 電流レギュ レータに加えて 2 ビットの非線形 DAC (デジタル・アナロ グ・コンバータ) が含まれており、ステッピング・モーターを フル、ハーフ、1/4 ステップで、DC モーターを順方向、逆 方向、惰行モードで制御できます。 PWM 電流レギュレータは、スマート・チューン・ディケイ・ モードを使用して、モーターの可聴ノイズと振動を低減し、 精度を向上し、消費電力を低減します。内部の同期整流 制御回路により、PWM 動作中の消費電力が改善されま す。 保護機能には、ヒステリシス付きのサーマル・シャットダウン (OTSD)、低電圧誤動作防止 (UVLO)、過電流保護 (OCP) が含まれます。特別な電源投入シーケンスは必要 ありません。 DRV8845 は 6mm × 6mm の 36 ピン QFN パッケージ で供給され、放熱性能を強化するために露出パッドが付 属しています。 #### 製品情報 | | -4mm 119 194 | | |-------------|--------------|------------| | 部品番号 | パッケージ(1) | 本体サイズ (公称) | | DRV8845RHHR | QFN (36) | 6mm × 6mm | 巻末の注文情報を参照してください。 DRV8845 の概略回路図 English Data Sheet: SLVSGF5 # **Table of Contents** | 1 特長 | 7.2 Functional Block Diagram | 13 | |---------------------------------------|-----------------------------------------|------------------| | 2 アプリケーション | | 14 | | 3 概要 | 745 | <mark>2</mark> 0 | | 4 Device Comparison | 0 | 22 | | 5 Pin Configuration and Functions | 0 4 A !: +! + +! | 22 | | 6 Specifications | 004 11 11 01 11 | <mark>2</mark> 3 | | 6.1 Absolute Maximum Ratings | | 24 | | 6.2 ESD Ratings. | | <mark>2</mark> 6 | | 6.3 Recommended Operating Conditions | | 20 | | 6.4 Thermal Information | | 26 | | 6.5 Electrical Characteristics | | 2 | | 6.6 Typical Operating Characteristics | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description12 | | 28 | | 7.1 Overview12 | 2 | | 3 Product Folder Links: DRV8845 English Data Sheet: SLVSGF5 # **4 Device Comparison** # 表 4-1. Device Comparison Table | Device Name | Drives DC motor | motor Drives Stepper Interface Microstep | | Current sensing | | |-------------|-----------------|------------------------------------------|-----------|-------------------------------------------------------|------------------| | DRV8849 | No | Yes | STEP/DIR | Up to 1/256 | Internal sensing | | DRV8845 | Yes | Yes | PHASE/Ixx | PHASE/Ixx Up to 1/4, higher microstepping by VREF pin | | Product Folder Links: DRV8845 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 1 English Data Sheet: SLVSGF5 # **5 Pin Configuration and Functions** 図 5-1. RHH Package, 36-Pin QFN, Top View DRV8845 表 5-1. Pin Functions | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | | | |--------|-----|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | QFN | 1/0( / | DESCRIPTION | | | | | 104 | 1 | I | Control Input for H-Bridge 4 | | | | | OUT1A | 2 | 0 | H-Bridge 1 Output A | | | | | SENSE1 | 3 | 0 | Sense resistor terminal for H-Bridge 1 | | | | | OUT1B | 4 | 0 | H-Bridge 1 Output B | | | | | VM1 | 5 | Р | Supply Voltage. VM1 should be connected to VM2 pin close to the device. | | | | | OUT2B | 6 | 6 O H-Bridge 2 Output B | | | | | | SENSE2 | 7 | 0 | Sense resistor terminal for H-Bridge 2 | | | | | OUT2A | 8 | 0 | H-Bridge 2 Output A | | | | | PHASE4 | 9 | I | Control Input for H-Bridge 4. Leave this pin OPEN when H-Bridge 3 and H-Bridge 4 are paralleled. | | | | | PHASE3 | 10 | ı | Control Input for H-Bridge 3. When H-bridge 3 and 4 are paralleled, PHASE3 is used to control the combined H-bridge. | | | | | nSLEEP | 11 | ı | Sleep mode input. Logic high to enable device; logic low to enter low-power sleep mode; internal pulldown resistor. | | | | | VREF1 | 12 | ı | Reference voltage input to set the full scale chopping current in H-bridge 1 | | | | | VREF2 | 13 | ı | Reference voltage input to set the full scale chopping current in H-bridge 2 | | | | | VREF3 | 14 | I | Reference voltage input to set the full scale chopping current in H-bridge 3. VREF3 controls the current of the combined bridge when H-Bridge 3 and H-Bridge 4 are paralleled. | | | | | VREF4 | 15 | I | Reference voltage input to set the full scale chopping current in H-bridge 4. Voltage on this pin is ignored when H-Bridge 3 and H-Bridge 4 are paralleled. | | | | # 表 5-1. Pin Functions (続き) | PIN | | I/O <sup>(1)</sup> | DECORPTION | |----------------------------------------------------------------------------------|-----|----------------------------------------|-------------------------------------------------------------------------------------------------------------------| | NAME | QFN | 1/0( / | DESCRIPTION | | GND | 16 | G | Analog ground | | PHASE2 | 17 | ı | Control Input for H-Bridge 2 | | PHASE1 | 18 | I | Control Input for H-Bridge 1 | | l14 | 19 | I | Control Input for H-Bridge 4 | | OUT4A | 20 | 0 | H-Bridge 4 Output A | | SENSE4 | 21 | 0 | Sense resistor terminal for H-Bridge 4 | | OUT4B | 22 | 0 | H-Bridge 4 Output B | | VM2 23 P Supply Voltage. VM2 should be connected to VM1 pin close to the device. | | | | | OUT3B 24 O H-Bridge 3 Output B | | 0 | H-Bridge 3 Output B | | SENSE3 25 O Sense resistor terminal for H-Bridge 3 | | Sense resistor terminal for H-Bridge 3 | | | OUT3A 26 O H-Bridge 3 Output A | | H-Bridge 3 Output A | | | I13 | 27 | ı | Control Input for H-Bridge 3. When H-bridge 3 and 4 are paralleled, I13 is used to control the combined H-bridge. | | l12 | 28 | I | Control Input for H-Bridge 2 | | I11 | 29 | 1 | Control Input for H-Bridge 1 | | PGND | 30 | G | Power ground | | VCP | 31 | Р | Reservoir capacitor terminal | | CP1 | 32 | Р | Charge pump capacitor terminal | | CP2 | 33 | Р | Charge pump capacitor terminal | | I01 | 34 | I | Control Input for H-Bridge 1 | | I02 35 I Control Input for H-Bridge 2 | | Control Input for H-Bridge 2 | | | 103 | 36 | I | Control Input for H-Bridge 3. When H-bridge 3 and 4 are paralleled, I03 is used to control the combined H-bridge. | | PAD | - | - | Exposed pad for enhanced thermal performance. Should be soldered to the PCB. | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. # **6 Specifications** # 6.1 Absolute Maximum Ratings Over operating free-air temperature range referenced with respect to GND (unless otherwise noted) (1) | | MIN | MAX | UNIT | |--------------------------------------------------------|------|---------------------|------| | Power supply voltage (VMx) | -0.3 | 40 | V | | Charge pump voltage (VCP, CP1) | -0.3 | V <sub>VM</sub> + 7 | V | | Charge pump negative switching pin (CP2) | -0.3 | V <sub>VM</sub> | V | | Sleep mode input voltage (nSLEEP) | -0.3 | 5.75 | V | | Control input voltage | -0.3 | 5.75 | V | | SENSEx pin voltage (V <sub>SENSEx</sub> ) | -0.5 | 0.5 | V | | SENSEx pin voltage (V <sub>SENSEx</sub> ) for < 1 μs | -2.5 | 2.5 | V | | Reference input pin voltage (VREFx) | -0.3 | 5.75 | V | | Continuous phase node pin voltage (OUTxA, OUTxB) | -1 | V <sub>VM</sub> + 1 | V | | Transient 100 ns phase node pin voltage (OUTxA, OUTxB) | -3 | V <sub>VM</sub> + 3 | V | | Output current | 0 | 1.5 | Α | | Operating ambient temperature, T <sub>A</sub> | -40 | 125 | °C | | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (1) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------|------------------------------------------------|-----|-----|------| | $V_{VM}$ | Supply voltage range for normal (DC) operation | 4.5 | 38 | V | | VI | Control input voltage | 0 | 5.5 | V | | V <sub>REFx</sub> | Reference voltage (VREFx) | 0 | 1.5 | V | | T <sub>A</sub> | Operating ambient temperature | -40 | 125 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 150 | °C | ### 6.4 Thermal Information | | THERMAL METRIC | RHH | UNIT | |-----------------------|--------------------------------------------|------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (1) | 29.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 19.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 11.6 | °C/W | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 1 | | THERMAL METRIC | RHH | UNIT | |-----------------------|----------------------------------------------|------|------| | ΨЈТ | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.6 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5 Electrical Characteristics Typical values are at $T_A$ = 25°C and $V_{VM}$ = 24 V. All limits are over recommended operating conditions, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------|----------------------------------------------------------------------------|-----|---------------------|-----|------| | POWER S | UPPLIES (VM) | | | | | - | | | | nSLEEP = 1, I <sub>OUT</sub> = 0 mA, outputs on,<br>PWM = 50 kHz, DC = 50% | | 9 | 14 | mA | | $I_{VM}$ | VM operating supply current | nSLEEP = 1, Outputs off | | 3.5 | 4.5 | mA | | | | nSLEEP = 0 | | 1.3 | 3 | μA | | t <sub>SLEEP</sub> | Sleep time | nSLEEP = 0 to sleep mode | 120 | | | μs | | t <sub>RESET</sub> | nSLEEP reset pulse | nSLEEP low to clear fault | 20 | | 40 | μs | | t <sub>WAKE</sub> | Wake-up time | nSLEEP = 1 to output transition | | 0.62 | 0.8 | ms | | t <sub>ON</sub> | Turn-on time | VM > UVLO to output transition | | 0.62 | 0.8 | ms | | CHARGE | PUMP (VCP, CP1, CP2) | | | | | | | V <sub>VCP</sub> | VCP operating voltage | V <sub>VM</sub> > 6 V | | V <sub>VM</sub> + 5 | | V | | f <sub>(VCP)</sub> | Charge pump switching frequency | V <sub>VM</sub> > UVLO, nSLEEP = 1 | | 380 | | kHz | | LOGIC-LE | VEL INPUTS | | | | | | | V <sub>IL</sub> | Input logic-low voltage | | 0 | | 0.8 | V | | V <sub>IH</sub> | Input logic-high voltage | | 2 | | 5.5 | V | | V <sub>HYS</sub> | Input logic hysteresis | | 140 | 270 | 400 | mV | | I <sub>INL</sub> | Logic input low current | V <sub>IN</sub> = 0 V | -1 | | 1 | μA | | I <sub>INH</sub> | Logic input high current | V <sub>IN</sub> = 5 V | | | 30 | μA | | | | PWM change to source on | 300 | 600 | 900 | ns | | | Dan a setting dalam | PWM change to source off | 150 | | 700 | ns | | t <sub>PD</sub> | Propagation delay | PWM change to sink on | 300 | 600 | 900 | ns | | | | PWM change to sink off | 150 | | 700 | ns | | MOTOR D | RIVER OUTPUTS | | | | | | | | | T <sub>J</sub> = 25 °C, I <sub>O</sub> = -1. 2 A | | 450 | 550 | mΩ | | R <sub>DS(ONH)</sub> | High-side FET on resistance | T <sub>J</sub> = 125 °C, I <sub>O</sub> = -1.2 A | | 700 | 850 | mΩ | | | | T <sub>J</sub> = 150 °C, I <sub>O</sub> = -1.2 A | | 780 | 950 | mΩ | | | | $T_J = 25 ^{\circ}\text{C}, I_O = 1.2 \text{A}$ | | 450 | 550 | mΩ | | R <sub>DS(ONL)</sub> | Low-side FET on resistance | $T_J = 125 ^{\circ}\text{C}, I_O = 1.2 \text{A}$ | | 700 | 850 | mΩ | | | | $T_J = 150 ^{\circ}\text{C}, I_O = 1.2 \text{A}$ | | 780 | 950 | mΩ | | V <sub>f</sub> | Body diode forward voltage | I <sub>O</sub> = ± 1.2 A | | | 1.2 | V | | I <sub>DSS</sub> | Output Leakage | Outputs, V <sub>OUT</sub> = 0 to VM | -2 | | 7 | μA | | t <sub>SR</sub> | Output rise/fall time | VM = 24V, I <sub>O</sub> = 1.2 A, Between 10% and 90% | | 100 | | ns | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 8 Typical values are at $T_A$ = 25°C and $V_{VM}$ = 24 V. All limits are over recommended operating conditions, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------|--------------------------------------------------|-----|---------------------|------|------| | t <sub>D</sub> | Dead time | | 90 | 425 | 600 | ns | | t <sub>BLANK</sub> | Current sense blanking time ((1)) | | | 1 | | μs | | PWM CURR | ENT CONTROL (VREFx) | | | 1 | | | | I <sub>VREFx</sub> | VREFx pin reference input<br>Current | VREF = 1.5 V | -1 | | 1 | μА | | t <sub>OFF</sub> | PWM off-time | | | 16 | | μs | | | Current trip accuracy | V <sub>VREFx</sub> = 1.5 V, phase current = 100% | -2 | | 2 | % | | $\Delta I_{TRIP}$ | | V <sub>VREFx</sub> = 1.5 V, phase current = 67% | -3 | | 3 | | | | | V <sub>VREFx</sub> = 1.5 V, phase current = 33% | -7 | | 7 | | | PROTECTIO | ON CIRCUITS | | | | | | | \ | VM UVLO<br>threshold | VM falling | 4.1 | 4.25 | 4.35 | V | | $VM_{UVLO}$ | | VM rising | 4.2 | 4.34 | 4.45 | V | | VM <sub>UVLO,HYS</sub> | VM UVLO<br>hysteresis | Rising to falling threshold | | 90 | | mV | | V <sub>CPUV</sub> | Charge pump undervoltage | VCP falling | | V <sub>VM</sub> + 2 | | V | | I <sub>OCP</sub> | Overcurrent protection | Current through any FET | 2.5 | | | А | | t <sub>OCP</sub> | Overcurrent deglitch time | | | 2.1 | | μs | | T <sub>OTSD</sub> | Thermal shutdown | Die temperature T <sub>J</sub> | 155 | 165 | 175 | °C | | T <sub>HYS_OTSD</sub> | Thermal shutdown hysteresis | Die temperature T <sub>J</sub> | | 20 | | °C | ### (1) Guaranteed by design. # **6.6 Typical Operating Characteristics** 図 6-1. Sleep Mode Supply Current 9 # **6.6 Typical Operating Characteristics** 図 6-2. Operating Supply Current with Outputs OFF 図 6-3. Operating Supply Current with Outputs ON Copyright © 2024 Texas Instruments Incorporated # **6.6 Typical Operating Characteristics** 図 6-4. High-side FET on resistance 図 6-5. Low-side FET on resistance ### 7 Detailed Description #### 7.1 Overview The DRV8845 is designed to operate two stepper motors, up to four DC motors, or one stepper and one or two DC motors. The device integrates four N-channel power MOSFET H-bridges. The DRV8845 is footprint and software compatible with similar quad H-Bridge motor drivers from other vendors. The DRV8845 can be powered with a supply voltage between 4.5 and 38 V. The device is capable of providing an output current up to 2.5-A peak or 1.5-A full-scale. The actual full-scale and rms current depends on the ambient temperature, supply voltage, and PCB thermal capability. The currents in each of the output full-bridges are regulated with pulse width modulated (PWM) control circuitry. Each full-bridge peak current is set by the value of an external current sense resistor, R<sub>SENSEx</sub>, and a reference voltage, VREFx. A simple PHASE/I0/I1 interface allows easy interfacing to the controller circuit. With this interface, a stepper motor can be driven in full-step, half-step or quarter-step modes. Higher resolution step modes can be programmed by dynamically changing the voltage on the VREFx pins. Also, the DRV8845 supports driving brushed-DC motors in forward, reverse and coast modes. A low-power sleep mode is included which allows the system to save power when not driving the motor. Product Folder Links: DRV8845 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 7.2 Functional Block Diagram ### 7.3 Feature Description The following table shows the recommended values of the external components for the driver. 表 7-1. External Components | COMPONENT | PIN 1 | PIN 2 | RECOMMENDED | | | | | |---------------------|--------|---------|--------------------------------------------------|--|--|--|--| | C <sub>VM1</sub> | VM1 | PGND | X7R, 0.01-μF, VM-rated ceramic capacitor | | | | | | C <sub>VM2</sub> | VM2 | PGND | X7R, 0.01-μF, VM-rated ceramic capacitor | | | | | | C <sub>VCP</sub> | VCP | VM1 | X7R, 0.22-μF, 16-V ceramic capacitor | | | | | | C <sub>SW</sub> | CP1 | CP2 | X7R, 0.022-μF, VM-rated ceramic capacitor | | | | | | R <sub>REF1</sub> | VREFx | VCC (1) | Resistor to limit chopping current. | | | | | | R <sub>REF2</sub> | VREFx | GND | Resistor to limit chopping current. | | | | | | R <sub>SENSEx</sub> | SENSEx | GND | See the PWM Current Control section for details. | | | | | <sup>(1)</sup> VCC is not a pin on the device, but a VCC supply voltage can be used to set the VREF voltage. #### 7.3.1 Motor Configurations Each of the four H-bridges have independent PWM current control circuitry, that makes the DRV8845 capable of driving the following configurations - - Two stepper motors - · One stepper motor and two BDC motors - · Four BDC motors In addition, H-bridge 3 and H-bridge 4 can be paralleled together. To enable this, PHASE4 must be left OPEN at start-up or when the device exits from sleep mode. By paralleling the two H-bridges, the DRV8845 supports two more configurations - - One stepper motor (H-bridge 1 and 2) and one BDC motor (paralleled H-bridge 3, 4) - Three BDC motors (H-bridge 1, H-bridge 2, paralleled H-bridge 3, 4) Each H-bridge can deliver up to 1.5 A current. When paralleled, the combined H-bridge 3 and 4 can deliver up to 3 A current. Ensure OUT3A is shorted to OUT4A, OUT3B is shorted to OUT4B and SENSE3 is shorted to SENSE4 pin. #### 7.3.2 Stepper Control Logic Control logic is implemented via the standard I0, I1, and PHASE interface. This logic allows for full, half, and quarter step modes. Each bridge also has an independent VREF input so that higher resolution step modes can be programmed by dynamically changing the voltage on the VREFx pins. The PHASE inputs control the direction of current as shown in 表 7-2 - 表 7-2. PHASE Truth Table | PHASEx | OUTxA | OUTxB | |--------|-------|-------| | L | L | Н | | Н | Н | L | The I0x, I1x inputs control the current flowing through the outputs as shown in 表 7-3 - 表 7-3. I0x, I1x Truth Table | I0x | l1x | Output Current | |-----|-----|----------------| | L | L | 100% | | Н | L | 67% | | L | Н | 33% | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 表 7-3. l0x, l1x Truth Table (続き) | | | l I | |----|----|-----| | H | H | 0 | | '' | '' | · · | The step sequencing table for full step, half sep and quarter step modes is shown in 表 7-4 - ### 表 7-4. Step Sequencing Settings | Full | 1/2 | 1/4 | Phase 1<br>(%I <sub>TRIPMax</sub> ) | I0x | l1x | PHASE | Phase 2<br>(%I <sub>TRIPMax</sub> ) | I0x | l1x | PHASE | |------|-----|-----|-------------------------------------|------|-----|-------|-------------------------------------|------|-----|-------| | | 1 | 1 | 0 | Н | Н | Х | 100 | L | L | 0 | | | | 2 | 33 | L | Н | 1 | 100 | L | L | 0 | | 1 | 2 | 3 | 100/67* | L/H* | L | 1 | 100/67* | L/H* | L | 0 | | | | 4 | 100 | L | L | 1 | 33 | L | Н | 0 | | | 3 | 5 | 100 | L | L | 1 | 0 | Н | Н | Х | | | | 6 | 100 | L | L | 1 | 33 | L | Н | 1 | | 2 | 4 | 7 | 100/67* | L/H* | L | 1 | 100/67* | L/H* | L | 1 | | | | 8 | 33 | L | Н | 1 | 100 | L | L | 1 | | | 5 | 9 | 0 | Н | Н | Х | 100 | L | L | 1 | | | | 10 | 33 | L | Н | 0 | 100 | L | L | 1 | | 3 | 6 | 11 | 100/67* | L/H* | L | 0 | 100/67* | L/H* | L | 1 | | | | 12 | 100 | L | L | 0 | 33 | L | Н | 1 | | | 7 | 13 | 100 | L | L | 0 | 0 | Н | Н | Х | | | | 14 | 100 | L | L | 0 | 33 | L | Н | 0 | | 4 | 8 | 15 | 100/67* | L/H* | L | 0 | 100/67* | L/H* | L | 0 | | | | 16 | 33 | L | Н | 0 | 100 | L | L | 0 | # 図 7-2. Step Sequencing for Full-Step Increments 図 7-3. Step Sequencing for Half-Step Increments 図 7-4. Step Sequence for Quarter-Step Increments #### 7.3.3 DC Motor Control Control of the DC motors is accomplished by tying the l0x and l1x pins together, creating an equivalent ENABLE function with maximum current defined by the voltage on the corresponding VREF pin. The DC motors can be driven via a PWM signal on this enable signal, or on the corresponding PHASE pin. Motor control includes forward, reverse, and coast. The turth table is shown in $\frac{1}{8}$ 7-5 - | ENABLEx (I0x = I1x) | PHASEx | OUTxA | OUTxB | Description | |---------------------|--------|-------|-------|-------------| | Н | X | Hi-z | Hi-z | Coast | | L | L | L | Н | Reverse | | L | Н | Н | L | Forward | 表 7-5. DC Motor truth table When H-bridge 3 and 4 are paralleled, PHASE3, I03 and I13 are used to control the combined H-bridge. VREF3 alone controls the current of the combined H-bridge, and the voltage on VREF4 pin is ignored. As mentioned in セクション 7.3.1, H-bridge 3 and H-bridge 4 can be paralleled together to drive a single DC motor with higher current. To enable this, ensure following steps - - PHASE4 must be left OPEN at start-up or when the device exits from sleep mode. - Leave I04 and I14 OPEN as well. The combined H-bridge is controlled by PHASE3, I03 and I13. - Ensure OUT3A is shorted to OUT4A and OUT3B is shorted to OUT4B. - Short SENSE3 to SENSE4 pin. - VREF3 voltage alone controls the I<sub>TRIP</sub> of the combined H-bridge. Leave VREF4 OPEN. - I<sub>TRIPMax</sub> = 2 × VREF3 / (3 × R<sub>SENSE</sub>), where R<sub>SENSE</sub> is the sense resistor connected from the shorted SENSE pin to ground. Each H-bridge can deliver up to 1.5 A current. When paralleled, the combined H-bridge 3 and 4 can deliver up to 3 A current. #### 7.3.4 PWM Current Control Each H-bridge is controlled by a PWM current control circuit that limits the load current to a desired value, I<sub>TRIP</sub>. Initially, a diagonal pair of source and sink MOSFET outputs are enabled and current flows through the motor winding and R<sub>SENSEx</sub>. When the voltage across the current sense resistor equals the voltage on the VREFx pin, the current sense comparator resets the PWM latch, which turns off the source driver. The maximum value of current limiting is set by the selection of R<sub>SENSEx</sub> and the voltage at the VREFx input with a transconductance function approximated by: $$I_{TRIPMax} = VREF / (3 \times R_{SENSE})$$ When H-bridge 3 and H-bridge 4 are paralleled, and SENSE3 and SENSE4 pins are shorted together, the maximum value of current limiting is set by: $I_{TRIPMax} = 2 \times VREF3 / (3 \times R_{SENSE})$ , where $R_{SENSE}$ is the sense resistor from the shorted SENSE pin. Each current step is a percentage of the maximum current, $I_{TRIPMax}$ . The actual current at each step $I_{TRIP}$ is approximated by: $$I_{TRIP} = (\% I_{TRIPMax} / 100) \times I_{TRIPMax}$$ where % I<sub>TRIPMax</sub> is given in the Step Sequencing table. It is critical to ensure that the maximum rating of ± 500 mV on each SENSEx pin is not exceeded. #### 7.3.5 Current Regulation and Decay Mode During PWM current chopping, the H-bridge is enabled to drive through the motor winding until the chopping current threshold is reached. This is shown in $\boxtimes$ 7-5, Item 1. Once the chopping current threshold is reached, the H-bridge can operate in two different states, fast decay or slow decay. - In fast decay mode, as soon as the PWM chopping current level is reached, the H-bridge reverses state by switching on the opposite arm MOSFETs to allow the winding current to flow in the opposite direction. As the winding current approaches zero, the H-bridge is disabled to prevent further reverse current flow. Fast decay mode is shown in $\boxtimes$ 7-5, item 3. - In slow decay mode, the winding current is re-circulated by enabling both low-side MOSFETs in the H-bridge. This is shown in ⋈ 7-5, Item 2. 図 7-5. Decay Modes The DRV8845 features the smart tune Dynamic Decay mode for current control. The smart tune is an advanced current regulation scheme compared to traditional mixed decay modes. Smart tune helps the stepper motor driver adjust the decay scheme based on changes in operating factors such as: Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 - · Motor winding resistance and inductance - · Motor aging - · Motor dynamic speed and load - Motor supply voltage variation - · Motor back-EMF difference on rising and falling steps - Step transitions - Low-current versus high-current dI/dt 図 7-6. Smart tune Dynamic Decay Mode Smart tune Dynamic Decay dynamically adjusts the fast decay percentage of the total mixed decay time. This eliminates the need for motor decay tuning by automatically determining the best mixed decay setting that results in the lowest ripple and best performance for the motor. The fast decay percentage is optimized iteratively each PWM cycle. If the motor current overshoots the target $I_{TRIP}$ level, then the mixed decay mode becomes more aggressive (by increasing fast decay percentage) on the next cycle to prevent loss of current regulation. If a long drive time must occur to reach the target $I_{TRIP}$ level, the decay mode becomes less aggressive (by reducing fast decay percentage) on the next cycle to operate with less ripple. On falling steps, smart tune Dynamic Decay automatically switches to fast decay to reach the next step quickly. Smart tune Dynamic Decay operates with fixed 16 $\mu$ s OFF time. #### 7.3.6 Blanking Time This function blanks the output of the current sense comparator when the outputs are switched by the internal current control circuitry. The comparator output is blanked to prevent false detections of overcurrent conditions, due to reverse recovery currents of the clamp diodes, or to switching transients related to the capacitance of the load. The blank time, $t_{BLANK}$ , is approximately 1 $\mu$ s. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 7.3.7 Charge Pump A charge pump is integrated to supply a high-side N-channel MOSFET gate-drive voltage. The charge pump requires a capacitor between the VM and VCP pins to act as the storage capacitor. Additionally a ceramic capacitor is required between the CP1 and CP2 pins to act as the flying capacitor. 図 7-7. Charge pump ### 7.3.8 Logic-Level Pin Diagram 図 7-8. Logic-level Input Pin Diagram #### 7.3.9 Protection Circuits The device is fully protected against supply undervoltage, charge pump undervoltage, output overcurrent, and device overtemperature events. In the event of a fault, all the outputs are disabled until the fault condition is removed. At power-up, the undervoltage lockout (UVLO) circuit disables the drivers. #### 7.3.9.1 VM Undervoltage Lockout (UVLO) If at any time the voltage on the VMx pins falls below the UVLO threshold voltage, all the outputs are disabled. The charge pump is disabled in this condition. Normal operation resumes when the VM undervoltage condition is removed. Product Folder Links: DRV8845 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 #### 7.3.9.2 VCP Undervoltage Lockout (CPUV) If at any time the voltage on the VCP pin falls below the CPUV voltage, all the outputs are disabled. The charge pump remains active during this condition. Normal operation resumes when the VCP undervoltage condition is removed. #### 7.3.9.3 Overcurrent Protection (OCP) In the event of an output short, an analog current-limit circuit on each FET limits the current through the FET by removing the gate drive. If the current limit persists for longer than the $t_{\text{OCP}}$ time, all MOSFETs are disabled. The charge pump remains active during this condition. Once the OCP condition is removed, normal operation resumes after applying an nSLEEP reset pulse, a VM power cycling or nSLEEP cycling. #### 7.3.9.4 Thermal Shutdown (OTSD) If the die temperature exceeds the thermal shutdown limit ( $T_{OTSD}$ ), all MOSFETs are disabled. Normal operation resumes after the junction temperature falls below the overtemperature threshold limit minus the hysteresis ( $T_{OTSD} - T_{HYS\_OTSD}$ ). # 7.3.9.5 Fault Condition Summary 表 7-6. Fault Condition Summary | at i did did did did did did did did did | | | | | | | | | | | |------------------------------------------|-------------------------------------|--------------------------|-----------|-----------------------|-----------------------------------------------------------------------|--|--|--|--|--| | FAULT | CONDITION | CONDITION H-BRIDGES PUMP | | LOGIC | RECOVERY | | | | | | | VM undervoltage (UVLO) | VM < V <sub>UVLO</sub> | Disabled | Disabled | Reset<br>(VM < 3.9 V) | Automatic: VM > V <sub>UVLO</sub> | | | | | | | VCP undervoltage (CPUV) | VCP < V <sub>CPUV</sub> | Disabled | Operating | Operating | VCP > V <sub>CPUV</sub> | | | | | | | Overcurrent (OCP) | I <sub>OUT</sub> > I <sub>OCP</sub> | Disabled | Operating | Operating | Latched | | | | | | | Thermal Shutdown (OTSD) | T <sub>J</sub> > T <sub>OTSD</sub> | Disabled | Disabled | Operating | Automatic: T <sub>J</sub> < T <sub>OTSD</sub> – T <sub>HYS_OTSD</sub> | | | | | | #### 7.4 Device Functional Modes #### 7.4.1 Sleep Mode (nSLEEP = 0) When the nSLEEP pin is low, the device enters a low-power sleep mode. In sleep mode, all the internal MOSFETs are disabled and the charge pump is disabled. The $t_{SLEEP}$ time must elapse after a falling edge on the nSLEEP pin before the device enters sleep mode. The device is brought out of sleep automatically if the nSLEEP pin is brought high. The $t_{WAKE}$ time must elapse before the device is ready for inputs. #### 7.4.2 Operating Mode (nSLEEP = 1) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 When the nSLEEP pin is high, and VM > UVLO, the device enters the active mode. The t<sub>WAKE</sub> time must elapse before the device is ready for inputs. #### 7.4.3 nSLEEP Reset Pulse A fault can be cleared through a quick nSLEEP pulse. This pulse width must be greater than 20 $\mu$ s and shorter than 40 $\mu$ s. If nSLEEP is low for longer than 40 $\mu$ s but less than 120 $\mu$ s, the faults are cleared and the device may or may not shutdown, as shown in the timing diagram. This reset pulse does not affect the status of the charge pump or other functional blocks. Product Folder Links: DRV8845 English Data Sheet: SLVSGF5 図 7-9. nSLEEP Reset Pulse # 7.4.4 Functional Modes Summary 表 7-7 lists a summary of the functional modes. 表 7-7. Functional Modes Summary | ( | CONDITION | CONFIGURATION | H-BRIDGEs | CHARGE PUMP | Logic | |------------|-------------------|----------------|-----------|-------------|-----------| | Sleep mode | 4.5 V < VM < 38 V | nSLEEP pin = 0 | Disabled | Disabled | Disabled | | Operating | 4.5 V < VM < 38 V | nSLEEP pin = 1 | Operating | Operating | Operating | 21 # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The DRV8845 can drive motors with the following configurations - - Two stepper motors - · Four brushed-DC motors - · Three brushed-DC motors - · One stepper and two brushed-DC motors - One stepper and one brushed-DC motor 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Product Folder Links: DRV8845 Copyright © 2024 Texas Instruments Incorporated # 8.2 Application Schematics 図 8-1. Application Schematic for Driving two Stepper Motors 23 # 8.3 Application Curves CH3 = PHASE1,3 (5 V/div), CH6 = PHASE2,4 (5 V/div), CH1 = OUT1A (20 V/div), CH2 = OUT1B (20 V/div), CH7 = IOUT\_1 (1 A/div), CH8 = IOUT\_4 (1 A/div) 図 8-2. Driving two stepper motors in full-step CH5 = IOUT\_4 (1 A/div), CH6 = IOUT\_3 (200 mA/div), CH7 = IOUT\_1 (1 A/div), CH8 = IOUT\_2 (1A/div), VREF1,2,4 = 1.62 V, VREF3 = 0.9 V, $R_{SENSE1} = R_{SENSE2} = R_{SENSE4} = 0.36 \Omega$ , $R_{SENSE3} = 0.2 \Omega$ 図 8-3. Driving four brushed-DC motors 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated CH1 = I01 (10 V/div), CH2 = I11 (10 V/div), CH3 = PHASE1 (10 V/div), CH5 = IOUT\_4 (BDC 2, 2 A/div), CH6 = IOUT\_3 (BDC 1, 2 A/div), CH7 = IOUT\_1 (Stepper, 1 A/div), CH8 = IOUT\_2 (Stepper, 1A/div), VREF1,2,4 = 1.62 V, VREF3 = 0.9 V, $R_{SENSE1} = R_{SENSE2} = R_{SENSE4} = 0.36 \Omega$ , $R_{SENSE3} = 0.2 \Omega$ 図 8-4. Driving one stepper in quarter-step and two brushed-DC motors ### 9 Layout - A low-ESR ceramic capacitor must be placed in between the CP1 and CP2 pins. A value of 0.022 μF rated for VM is recommended. Place this component as close to the pins as possible. - A low-ESR ceramic capacitor must be placed in between the VM and VCP pins. A value of 0.22 μF rated for 16 V is recommended. Place this component as close to the pins as possible. - The device must be soldered directly onto the PCB. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias should be used to transfer heat to other layers of the PCB. - It is important to have a low impedance single-point ground located very close to the device. Connect the exposed pad and the ground plane directly under the device ground. - The input capacitors should be placed as close to the device supply pins as possible. The ceramic capacitor should be closer to the pins than the bulk capacitor. - The sense resistors should have a very low impedance path to ground. SENSEx pins should have very short traces to the sense resistors and very thick, low impedance traces directly to the ground underneath the device. Ensure that the maximum voltage on the sense pins do not exceed +/- 500 mV. #### 9.1 Layout Guidelines Follow the layout example of the DRV8845 EVM. The design files can be downloaded from the DRV8845EVM product folder. ### 9.2 Bulk Capacitance Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size. The amount of local capacitance needed depends on a variety of factors, including: - · The highest current required by the motor system - · The power supply's capacitance and ability to source current - The amount of parasitic inductance between the power supply and motor system. - The acceptable voltage ripple - The type of motor used (brushed DC, brushless DC, stepper) - · The motor braking method The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied. The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor. The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply. Product Folder Links: DRV8845 お問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 9-1. Example Setup of Motor Drive System With External Power Supply # **10 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision * (May 2023) to Revision A (December 2023) | Page | |---|-----------------------------------------------------------------|------| | • | Updated Current Regulation and Decay Mode section | 17 | English Data Sheet: SLVSGF5 # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLVSGF5 28 www.ti.com 11-Jan-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DRV8845RHHR | ACTIVE | VQFN | RHH | 36 | 4000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | DRV8845 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 6 x 6, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated